## Z80 Microprocessors

## Z80 CPU

User Manual

UM008011-0816
Warning: DO NOT USE THIS PRODUCT IN LIFE SUPPORT SYSTEMS.
LIFE SUPPORT POLICY
ZILOG'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE
SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF
THE PRESIDENT AND GENERAL COUNSEL OF ZILOG CORPORATION.

## As used herein

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

## Document Disclaimer

©2016 Zilog, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZILOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. The information contained within this document has been verified according to the general principles of electrical and mechanical engineering.
Z80, Z180, Z380 and Z80382 are trademarks or registered trademarks of Zilog, Inc. All other product or service names are the property of their respective owners.

## Revision History

Each instance in the following revision history table reflects a change to this document from its previous version. For more details, refer to the corresponding pages provided in the table.

| Date | Revision Level | Description | Page |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & \hline \text { Aug } \\ & 2016 \end{aligned}$ | 11 | Made formatting changes for better readability. | 39, 40, 41 |
| $\begin{aligned} & \text { Aug } \\ & 2016 \end{aligned}$ | 10 | Added Instruction Notation Summary; corrected typos and errors | $\frac{39}{\underline{342}}, \underline{42}, 123,126,136,$ |
| $\begin{aligned} & \hline \text { May } \\ & 2016 \end{aligned}$ | 09 | Corrected typos and errors. | $\frac{126}{\underline{192}, \underline{\underline{312}}, \underline{133}, \underline{136}, \underline{141},}$ |
| $\begin{aligned} & \hline \text { Jan } \\ & 2016 \end{aligned}$ | 08 | Corrected typos and errors. | $\begin{aligned} & \frac{46}{13}, \underline{77}, \underline{103}, \underline{112}, \underline{122}, \\ & \underline{130}, \underline{132}, \underline{138}, \underline{161}, \\ & \underline{207}, \underline{221}, \underline{224}, \underline{227}, \underline{233}, \\ & \underline{253}, \underline{255}, \underline{263}, \underline{296} \end{aligned}$ |
| $\begin{aligned} & \text { Jul } \\ & 2015 \end{aligned}$ | 07 | Corrected typos in POP qq description. | 119 |
| $\begin{aligned} & \hline \text { Jul } \\ & 2014 \end{aligned}$ | 06 | Updated to Zilog style and to incorporate customer suggestions, including a correction to the Z80 Status Indicator Flags table, bit 4, and a correction to the EXX instruction at bit 0 . | 65, 126 |
| $\begin{aligned} & \hline \text { Feb } \\ & 2005 \end{aligned}$ | 05 | Corrected the hex code for the RLCA instruction; corrected illustration for the Rotate and Shift Group RLCA instruction. | 55, 205 |
| $\begin{aligned} & \hline \text { Dec } \\ & 2004 \end{aligned}$ | 04 | Corrected discrepancies in the bit patterns for IM 0, IM 1 and IM 2 instructions. | 184, 185, 186 |

## Z80 CPU

User Manual

2 llO
Embeddod in Lifo
An口IXYS Company

## Table of Contents

Revision History ..... iii
Table of Contents ..... v
List of Figures. ..... xi
List of Tables ..... xiii
Architectural Overview ..... 1
CPU Register ..... 2
Special-Purpose Registers ..... 2
General Purpose Registers ..... 3
Arithmetic Logic Unit ..... 4
Instruction Register and CPU Control ..... 4
Pin Functions ..... 5
Timing ..... 7
Instruction Fetch ..... 8
Memory Read Or Write ..... 9
Input or Output Cycles ..... 10
Bus Request/Acknowledge Cycle ..... 11
Interrupt Request/Acknowledge Cycle ..... 12
Nonmaskable Interrupt Response ..... 13
HALT Exit ..... 14
Power-Down Acknowledge Cycle ..... 15
Power-Down Release Cycle ..... 16
Interrupt Response ..... 17
Interrupt Enable/Disable ..... 17
CPU Response ..... 19
Hardware and Software Implementation ..... 21
Minimum System Hardware ..... 21
Adding RAM ..... 22
Memory Speed Control ..... 23
Interfacing Dynamic Memories ..... 25
Software Implementation Examples ..... 26
Specific Z80 Instruction Examples ..... 27
Programming Task Examples ..... 29
Z80 CPU Instructions ..... 32
Instruction Types ..... 32
Addressing Modes ..... 34
Immediate Addressing ..... 34
Immediate Extended Addressing ..... 34
Modified Page Zero Addressing ..... 35
Relative Addressing ..... 35
Extended Addressing ..... 36
Indexed Addressing ..... 36
Register Addressing ..... 37
Implied Addressing ..... 37
Register Indirect Addressing ..... 37
Bit Addressing ..... 38
Addressing Mode Combinations ..... 38
Instruction Notation Summary ..... 39
Instruction Op Codes ..... 40
Load and Exchange ..... 41
Block Transfer and Search ..... 47
Arithmetic and Logical ..... 49
Rotate and Shift ..... 53
Bit Manipulation ..... 55
Jump, Call, and Return ..... 58
Input/Output ..... 61
CPU Control Group ..... 63
Z80 Instruction Set ..... 65
Z80 Assembly Language ..... 65
Z80 Status Indicator Flags ..... 65
Carry Flag ..... 66
Add/Subtract Flag ..... 66
Decimal Adjust Accumulator Flag ..... 67
Parity/Overflow Flag ..... 67
Half Carry Flag ..... 68
Zero Flag ..... 68
Sign Flag ..... 69
Z80 Instruction Description ..... 69
LD r, r' ..... 71
LD r,n ..... 72
LD r, (HL) ..... 74
LD r, (IX+d) ..... 75
LD r, (IY+d) ..... 77
LD (HL), r ..... 79
LD (IX+d), r ..... 81
LD (IY+d), r ..... 83
LD (HL), n ..... 85
LD (IX+d), n ..... 86
LD (IY+d), n ..... 87
LD A, (BC) ..... 88
LD A, (DE) ..... 89
LD A, (nn) ..... 90
LD (BC), A ..... 91
LD (DE), A ..... 92
LD (nn), A ..... 93
LD A, I ..... 94
LD A, R ..... 95
LD I,A ..... 96
LD R, A ..... 97
LD dd, nn ..... 99
LD IX, nn ..... 100
LD IY, nn ..... 101
LD HL, (nn) ..... 102
LD dd, (nn) ..... 103
LD IX, (nn) ..... 105
LD IY, (nn) ..... 106
LD (nn), HL ..... 107
LD (nn), dd ..... 108
LD (nn), IX ..... 110
LD (nn), IY ..... 111
LD SP, HL ..... 112
LD SP, IX ..... 113
LD SP, IY ..... 114
PUSH qq ..... 115
PUSH IX ..... 117
PUSH IY ..... 118
POP qq ..... 119
POP IX ..... 121
POP IY ..... 122
EX DE, HL ..... 124
EX AF, AF' ..... 125
EXX ..... 126
EX (SP), HL ..... 127
EX (SP), IX ..... 128
EX (SP), IY ..... 129
LDI ..... 130
LDIR ..... 132
LDD ..... 134
LDDR ..... 136
CPI ..... 138
CPIR ..... 139
CPD ..... 141
CPDR ..... 142
ADD A, r ..... 145
ADD A, n ..... 147
ADD A, (HL) ..... 148
ADD A, (IX + d) ..... 149
ADD A, (IY + d) ..... 150
ADC A, s ..... 151
SUB s ..... 153
SBC A, s ..... 155
AND s ..... 157
OR s ..... 159
XOR s ..... 161
CP s ..... 163
INC r ..... 165
INC (HL) ..... 167
INC (IX+d) ..... 168
INC (IY+d) ..... 169
DEC m ..... 170
DAA ..... 173
CPL ..... 175
NEG ..... 176
CCF ..... 178
SCF ..... 179
NOP ..... 180
HALT ..... 181
DI ..... 182
EI ..... 183
IM 0 ..... 184
IM 1 ..... 185
IM 2 ..... 186
ADD HL, ss ..... 188
ADC HL, ss ..... 190
SBC HL, ss ..... 192
ADD IX, pp ..... 194
ADD IY, rr ..... 196
INC ss ..... 198
INC IX ..... 199
INC IY ..... 200
DEC ss ..... 201
DEC IX ..... 202
DEC IY ..... 203
RLCA ..... 205
RLA ..... 207
RRCA ..... 209
RRA ..... 211
RLC r ..... 213
RLC (HL) ..... 215
RLC (IX+d) ..... 217
RLC (IY+d) ..... 219
RL m ..... 221
RRC m ..... 224
RR m ..... 227
SLA m ..... 230
SRA m ..... 233
SRL m ..... 236
RLD ..... 238
RRD ..... 240
BIT b, r ..... 243
BIT b, (HL) ..... 245
BIT b, (IX+d) ..... 247
BIT b, (IY+d) ..... 249
SET b, r ..... 251
SET b, (HL) ..... 253
SET b, (IX+d) ..... 255
SET b, (IY+d) ..... 257
RES b, m ..... 259
JP nn ..... 262
JP cc, nn ..... 263
JR e ..... 265
JR C, e ..... 267
JR NC, e ..... 269
JR Z, e ..... 271
JR NZ, e ..... 273
JP (HL) ..... 275
JP (IX) ..... 276
JP (IY) ..... 277
DJNZ, e ..... 278
CALL nn ..... 281
CALL cc, nn ..... 283
RET ..... 285
RET cc ..... 286
RETI ..... 288
RETN ..... 290
RST p ..... 292
IN A, (n) ..... 295
INr (C) ..... 296
INI ..... 298
INIR ..... 300
IND ..... 302
INDR ..... 304
OUT (n), A ..... 306
OUT (C), r ..... 307
OUTI ..... 309
OTIR ..... 311
OUTD ..... 313
OTDR ..... 315
Customer Support ..... 317

## List of Figures

Figure 1. Z80 CPU Block Diagram ..... 1
Figure 2. CPU Register Configuration ..... 2
Figure 3. Z80 CPU I/O Pin Configuration ..... 5
Figure 4. Basic CPU Timing Example ..... 8
Figure 5. Instruction Op Code Fetch ..... 9
Figure 6. Memory Read or Write Cycle ..... 10
Figure 7. Input or Output Cycles ..... 11
Figure 8. Bus Request/Acknowledge Cycle ..... 12
Figure 9. Interrupt Request/Acknowledge Cycle ..... 13
Figure 10. Nonmaskable Interrupt Request Operation ..... 14
Figure 11. HALT Exit ..... 15
Figure 12. Power-Down Acknowledge ..... 15
Figure 13. Power-Down Release Cycle, \#1 of 3 ..... 16
Figure 14. Power-Down Release Cycle, \#2 of 3 ..... 16
Figure 15. Power-Down Release Cycle, \#3 of 3 ..... 17
Figure 16. Interrupt Enable Flip-Flops ..... 17
Figure 17. Mode 2 Interrupt Response Mode ..... 20
Figure 18. Minimum Z80 Computer System ..... 21
Figure 19. ROM and RAM Implementation ..... 22
Figure 20. RAM Memory Space Organization ..... 23
Figure 21. Adding One Wait State to an M1 Cycle ..... 24
Figure 22. Adding One Wait State to Any Memory Cycle ..... 24
Figure 23. Interfacing Dynamic RAM Memory Spaces ..... 25
Figure 24. Shifting of BCD Digits/Bytes ..... 28
Figure 25. Immediate Addressing Mode ..... 34
Figure 26. Immediate Extended Addressing Mode ..... 34
Figure 27. Modified Page Zero Addressing Mode ..... 35
Figure 28. Relative Addressing Mode ..... 35
Figure 29. Extended Addressing Mode ..... 36
Figure 30. Indexed Addressing Mode ..... 36
Figure 31. Register Indirect Addressing Mode ..... 37
Figure 32. Example of a 3-Byte Load Indexed Instruction Sequence ..... 43
Figure 33. Example of a 3-Byte Load Extended Instruction Sequence ..... 44
Figure 34. Example of a 2-Byte Load Immediate Instruction Sequence ..... 44
Figure 35. Example of a 4-Byte Load Indexed/Immediate Instruction Sequence ..... 44
Figure 36. Example of a 16 -Bit Load Operation ..... 46
Figure 37. Example of a 2-Byte Load Indexed/Immediate Instruction Sequence ..... 47
Figure 38. Example of an AND Instruction Sequence ..... 51
Figure 39. Rotates and Shifts ..... 54
Figure 40. Example of an Unconditional Jump Sequence ..... 58
Figure 41. Mode 2 Interrupt Command ..... 64

## List of Tables

Table 1. Interrupt Enable/Disable, Flip-Flops ..... 18
Table 2. Bubble Listing ..... 29
Table 3. Multiply Listing ..... 31
Table 4. Instruction Notation Summary ..... 39
Table 5. Hex, Binary, Decimal Conversion Table ..... 40
Table 6. 8-Bit Load Group LD ..... 42
Table 7. 16-Bit Load Group LD, PUSH, and POP ..... 45
Table 8. Exchanges EX and EXX ..... 47
Table 9. Block Transfer Group ..... 48
Table 10. Block Search Group ..... 49
Table 11. 8-Bit Arithmetic and Logic ..... 50
Table 12. General-Purpose AF Operation ..... 51
Table 13. 16-Bit Arithmetic ..... 52
Table 14. Bit Manipulation Group ..... 55
Table 15. Jump, Call, and Return Group ..... 59
Table 16. Example Usage of the DJNZ Instruction ..... 60
Table 17. Restart Group ..... 61
Table 18. Input Group ..... 62
Table 19. 8-Bit Arithmetic and Logic ..... 63
Table 20. Miscellaneous CPU Control ..... 64
Table 21. Flag Register Bit Positions ..... 65
Table 22. Flag Definitions ..... 66
Table 23. Half Carry Flag Add/Subtract Operations ..... 68

## Z80 CPU

User Manual
$\geq 1100_{\text {Embedded in Lifo }}$

## Architectural Overview

Zilog's Z80 CPU family of components are fourth-generation enhanced microprocessors with exceptional computational power. They offer higher system throughput and more efficient memory utilization than comparable second and third-generation microprocessors. The speed offerings from $6-20 \mathrm{MHz}$ suit a wide range of applications which migrate software. The internal registers contain 208 bits of read/write memory that are accessible to the programmer. These registers include two sets of six general-purpose registers which can be used individually as either 8 -bit registers or as 16 -bit register pairs. In addition, there are two sets of Accumulator and Flag registers.
The Z80 CPU also contains a Stack Pointer, Program Counter, two index registers, a refresh register, and an interrupt register. The CPU is easy to incorporate into a system because it requires only a single +5 V power source. All output signals are fully decoded and timed to control standard memory or peripheral circuits; the Z80 CPU is supported by an extensive family of peripheral controllers.

Figure 1 shows the internal architecture and major elements of the Z80 CPU.


Figure 1. $\mathbf{Z 8 0}$ CPU Block Diagram

## CPU Register

The Z80 CPU contains 208 bits of read/write memory that are available to the programmer. Figure 2 shows how this memory is configured to eighteen 8 -bit registers and four 16 -bit registers. All Z80 CPU's registers are implemented using static RAM. The registers include two sets of six general-purpose registers that can be used individually as 8 -bit registers or in pairs as 16 -bit registers. There are also two sets of Accumulator and Flag registers and six special-purpose registers.

| Main Register Set |  | Alternate Register Set |  |
| :---: | :---: | :---: | :---: |
| Accumulator | Flags | Accumulator | Flags |
| A | F | $\mathrm{A}^{\prime}$ | $F^{\prime}$ |
| B | C | B' | B' |
| D | E | D' | E' |
| H | L | $\mathrm{H}^{\prime}$ | L' |


| Interrupt Vector <br> I | Memory Refresh <br> R |
| :--- | :---: |
| Index Register | IX |
| Index Register | IY |
| Stack Pointer | SP |
| Program Counter | PC |

Figure 2. CPU Register Configuration

## Special-Purpose Registers

Program Counter (PC). The program counter holds the 16-bit address of the current instruction being fetched from memory. The Program Counter is automatically incremented after its contents are transferred to the address lines. When a program jump occurs, the new value is automatically placed in the Program Counter, overriding the incrementer.
Stack Pointer (SP). The stack pointer holds the 16-bit address of the current top of a stack located anywhere in external system RAM memory. The external stack memory is organized as a last-in first-out (LIFO) file. Data can be pushed onto the stack from specific CPU registers or popped off of the stack to specific CPU registers through the execution of PUSH and POP instructions. The data popped from the stack is always the most recent data pushed onto it. The stack allows simple implementation of multiple level interrupts, unlimited subroutine nesting and simplification of many types of data manipulation.

Two Index Registers (IX and IY). The two independent index registers hold a 16-bit base address that is used in indexed addressing modes. In this mode, an index register is used as a base to point to a region in memory from which data is to be stored or retrieved. An additional byte is included in indexed instructions to specify a displacement from this base. This displacement is specified as a two's complement signed integer. This mode of addressing greatly simplifies many types of programs, especially when tables of data are used.

Interrupt Page Address (I) Register. The Z80 CPU can be operated in a mode in which an indirect call to any memory location can be achieved in response to an interrupt. The I register is used for this purpose and stores the high-order eight bits of the indirect address while the interrupting device provides the lower eight bits of the address. This feature allows interrupt routines to be dynamically located anywhere in memory with minimal access time to the routine.

Memory Refresh (R) Register. The Z80 CPU contains a memory refresh counter, enabling dynamic memories to be used with the same ease as static memories. Seven bits of this 8-bit register are automatically incremented after each instruction fetch. The eighth bit remains as programmed, resulting from an LD $R, A$ instruction. The data in the refresh counter is sent out on the lower portion of the address bus along with a refresh control signal while the CPU is decoding and executing the fetched instruction. This mode of refresh is transparent to the programmer and does not slow the CPU operation. The programmer can load the R register for testing purposes, but this register is normally not used by the programmer. During refresh, the contents of the I Register are placed on the upper eight bits of the address bus.

Accumulator and Flag Registers. The CPU includes two independent 8-bit Accumulators and associated 8-bit Flag registers. The Accumulator holds the results of 8-bit arithmetic or logical operations while the Flag Register indicates specific conditions for 8-bit or 16-bit operations, such as indicating whether or not the result of an operation is equal to 0 . The programmer selects the Accumulator and flag pair with a single exchange instruction so that it is possible to work with either pair.

## General Purpose Registers

Two matched sets of general-purpose registers, each set containing six 8-bit registers, can be used individually as 8 -bit registers or as 16 -bit register pairs. One set is called $B C, D E$, and $H L$ while the complementary set is called $B C^{\prime}, D E^{\prime}$, and $H L^{\prime}$. At any one time, the programmer can select either set of registers to work through a single exchange command for the entire set. In systems that require fast interrupt response, one set of general-purpose registers and an Accumulator/Flag Register can be reserved for handling this fast routine. One exchange command is executed to switch routines. This process greatly reduces interrupt service time by eliminating the requirement for saving and retrieving register contents in the external stack during interrupt or subroutine processing. These general-purpose reg-
isters are used for a wide range of applications. They also simplify programing, specifically in ROM-based systems in which little external read/write memory is available.

## Arithmetic Logic Unit

The 8-bit arithmetic and logical instructions of the CPU are executed in the Arithmetic Logic Unit (ALU). Internally, the ALU communicates with the registers and the external data bus by using the internal data bus. Functions performed by the ALU include:

- Add
- Subtract
- Logical AND
- Logical OR
- Logical exclusive OR
- Compare
- Left or right shifts or rotates (arithmetic and logical)
- Increment
- Decrement
- Set bit
- Reset bit
- Test bit


## Instruction Register and CPU Control

As each instruction is fetched from memory, it is placed in the Instruction Register and decoded. The control sections performs this function and then generates and supplies the control signals necessary to read or write data from or to the registers, control the ALU, and provide required external control signals.

## Pin Description

The Z80 CPU I/O pins are shown in Figure 3. The function of each pin is described in the section that follows.


Figure 3. Z80 CPU I/O Pin Configuration

## Pin Functions

A15-A0. Address Bus (output, active High, tristate). A15-A0 form a 16-bit Address Bus, which provides the addresses for memory data bus exchanges (up to 64 KB ) and for I/O device exchanges.

BUSACK. Bus Acknowledge (output, active Low). Bus Acknowledge indicates to the requesting device that the CPU address bus, data bus, and control signals $\overline{\mathrm{MREQ}}, \overline{\mathrm{IORQ}}$,
$\overline{\mathrm{RD}}$, and $\overline{\mathrm{WR}}$ have entered their high-impedance states. The external circuitry can now control these lines.

BUSREQ. Bus Request (input, active Low). Bus Request contains a higher priority than $\overline{\mathrm{NMI}}$ and is always recognized at the end of the current machine cycle. $\overline{\text { BUSREQ }}$ forces the CPU address bus, data bus, and control signals $\overline{\mathrm{MREQ}}, \overline{\mathrm{IORQ}}, \mathrm{RD}$, and WR to enter a high-impedance state so that other devices can control these lines. $\overline{\text { BUSREQ }}$ is normally wired $O R$ and requires an external pull-up for these applications. Extended BUSREQ periods due to extensive DMA operations can prevent the CPU from properly refreshing dynamic RAM.

D7-D0. Data Bus (input/output, active High, tristate). D7-D0 constitute an 8-bit bidirectional data bus, used for data exchanges with memory and I/O.

HALT. HALT State (output, active Low). HALT indicates that the CPU has executed a HALT instruction and is waiting for either a nonmaskable or a maskable interrupt (with the mask enabled) before operation can resume. During HALT, the CPU executes NOPs to maintain memory refreshes.
INT. Interrupt Request (input, active Low). An Interrupt Request is generated by I/O devices. The CPU honors a request at the end of the current instruction if the internal soft-ware-controlled interrupt enable flip-flop (IFF) is enabled. $\overline{\mathrm{INT}}$ is normally wired-OR and requires an external pull-up for these applications.
IORQ. Input/Output Request (output, active Low, tristate). $\overline{\mathrm{IORQ}}$ indicates that the lower half of the address bus holds a valid I/O address for an I/O read or write operation. $\overline{\mathrm{IORQ}}$ is also generated concurrently with $\overline{\mathrm{M} 1}$ during an interrupt acknowledge cycle to indicate that an interrupt response vector can be placed on the data bus.
M1. Machine Cycle One (output, active Low). $\overline{\mathrm{M} 1}$, together with $\overline{\mathrm{MREQ}}$, indicates that the current machine cycle is the op code fetch cycle of an instruction execution. $\overline{\mathrm{M} 1}$, when operating together with IORQ, indicates an interrupt acknowledge cycle.
MREQ. Memory Request (output, active Low, tristate). $\overline{\mathrm{MREQ}}$ indicates that the address bus holds a valid address for a memory read or a memory write operation.

NMI. Nonmaskable Interrupt (input, negative edge-triggered). NMI contains a higher priority than $\overline{\mathrm{INT}}$. $\overline{\mathrm{NMI}}$ is always recognized at the end of the current instruction, independent of the status of the interrupt enable flip-flop, and automatically forces the CPU to restart at location 0066 h .

RD. Read (output, active Low, tristate). $\overline{\mathrm{RD}}$ indicates that the CPU wants to read data from memory or an I/O device. The addressed I/O device or memory should use this signal to gate data onto the CPU data bus.
RESET. Reset (input, active Low). $\overline{\text { RESET }}$ initializes the CPU as follows: it resets the interrupt enable flip-flop, clears the Program Counter and registers I and R, and sets the interrupt status to Mode 0 . During reset time, the address and data bus enter a high-impedance state, and all control output signals enter an inactive state. $\overline{\text { RESET }}$ must be active for a minimum of three full clock cycles before a reset operation is complete.

RFSH. Refresh (output, active Low). $\overline{\mathrm{RFSH}}$, together with $\overline{\mathrm{MREQ}}$, indicates that the lower seven bits of the system's address bus can be used as a refresh address to the system's dynamic memories.
WAIT. WAIT (input, active Low). $\overline{\text { WAIT }}$ communicates to the CPU that the addressed memory or I/O devices are not ready for a data transfer. The CPU continues to enter a $\overline{\text { WAIT }}$ state as long as this signal is active. Extended $\overline{\text { WAIT }}$ periods can prevent the CPU from properly refreshing dynamic memory.

WR. Write (output, active Low, tristate). $\overline{\mathrm{WR}}$ indicates that the CPU data bus contains valid data to be stored at the addressed memory or I/O location.

CLK. Clock (input). Single-phase MOS-level clock.

Note: All signals with an $\overline{\text { overline }}$ are active Low. For example, $\mathrm{B} / \overline{\mathrm{W}}$, in which word is active Low, or $\mathrm{B} / \mathrm{W}$, in which byte is active Low.

## Timing

The Z80 CPU executes instructions by stepping through a precise set of basic operations. These operations include:

- Memory read or write
- I/O device read or write
- Interrupt acknowledge

All instructions are a series of basic operations. Each of these operations can take from three to six clock periods to complete, or they can be lengthened to synchronize the CPU to the speed of external devices. These clock periods are referred to as time (T) cycles, and the operations are referred to as machine (M) cycles. Figure 4 shows how a typical instruction is a series of specific M and T cycles. In Figure 4, this instruction consists of the three machine cycles M1, M2, and M3. The first machine cycle of any instruction is a fetch cycle that is four, five, or six T cycles long (unless lengthened by the WAIT signal, which is described in the next section). The fetch cycle (M1) is used to fetch the op code of the next instruction to be executed. Subsequent machine cycles move data between the CPU and memory or I/O devices, and they can feature anywhere from three to five T cycles (again, they can be lengthened by wait states to synchronize external devices to the CPU). The following paragraphs describe the timing which occurs within any of the basic machine cycles.

During T2 and every subsequent automatic WAIT state (TW), the CPU samples the WAIT line with the falling edge of the clock. If the WAIT line is active at this time, another

## Z80 CPU

User Manual

WAIT state is entered during the following cycle. Using this technique, the read can be lengthened to match the access time of any type of memory device. See the Input or Output Cycles section on page 10 to learn more about the automatic WAIT state.


Figure 4. Basic CPU Timing Example

## Instruction Fetch

Figure 5 depicts the timing during an M1 (op code fetch) cycle. The Program Counter is placed on the address bus at the beginning of the M1 cycle. One half clock cycle later, the $\overline{\text { MREQ }}$ signal goes active. At this time, the address to memory has had time to stabilize so that the falling edge of $\overline{\text { MREQ }}$ can be used directly as a chip enable clock to dynamic memories. The $\overline{\mathrm{RD}}$ line also goes active to indicate that the memory read data should be enabled onto the CPU data bus. The CPU samples the data from the memory space on the data bus with the rising edge of the clock of state T3, and this same edge is used by the CPU to turn off the $\overline{\mathrm{RD}}$ and $\overline{\mathrm{MREQ}}$ signals. As a result, the data is sampled by the CPU before the $\overline{\mathrm{RD}}$ signal becomes inactive. Clock states T3 and T4 of a fetch cycle are used to refresh dynamic memories. The CPU uses this time to decode and execute the fetched instruction so that no other concurrent operation can be performed.

During T3 and T4, the lower seven bits of the address bus contain a memory refresh address and the RFSH signal becomes active, indicating that a refresh read of all dynamic memories must be performed. To prevent data from different memory segments from being gated onto the data bus, an $\overline{\mathrm{RD}}$ signal is not generated during this refresh period. The $\overline{\text { MREQ }}$ signal during this refresh period should be used to perform a refresh read of all memory elements. The refresh signal cannot be used by itself, because the refresh address is only guaranteed to be stable during the MREQ period.


Figure 5. Instruction Op Code Fetch

## Memory Read Or Write

Figure 6 shows the timing of memory read or write cycles other than an op code fetch cycle. These cycles are generally three clock periods long unless wait states are requested by memory through the $\overline{\mathrm{WAIT}}$ signal. The $\overline{\mathrm{MREQ}}$ signal and the $\overline{\mathrm{RD}}$ signal are used the same way as in a fetch cycle. In a memory write cycle, the $\overline{\mathrm{MREQ}}$ also becomes active when the address bus is stable so that it can be used directly as a chip enable for dynamic memories. The $\overline{\mathrm{WR}}$ line is active when the data on the data bus is stable so that it can be used directly as a R/W pulse to virtually any type of semiconductor memory. Furthermore, the $\overline{\mathrm{WR}}$ signal goes inactive one-half T state before the address and data bus contents are changed so that the overlap requirements for almost any type of semiconductor memory type is met.

## Z80 CPU

User Manual


Figure 6. Memory Read or Write Cycle

## Input or Output Cycles

Figure 7 shows an I/O read or I/O write operation. During I/O operations, a single wait state is automatically inserted. The reason for this single wait state insertion is that during I/O operations, the period from when the $\overline{\overline{O R Q}}$ signal goes active until the CPU must sample the $\overline{\text { WAIT }}$ line is short. Without this extra state, sufficient time does not exist for an I/O port to decode its address and activate the $\overline{\text { WAIT }}$ line if a wait is required. Additionally, without this wait state, it is difficult to design MOS I/O devices that can operate at full CPU speed. During this wait state period, the $\overline{\text { WAIT }}$ request signal is sampled.
During a read I/O operation, the $\overline{\mathrm{RD}}$ line is used to enable the addressed port onto the data bus, just as in the case of a memory read. The $\overline{\mathrm{WR}}$ line is used as a clock to the I/O port for write operations.


Figure 7. Input or Output Cycles

Note: *In Figure 7, TW is an automatically-inserted WAIT state.

## Bus Request/Acknowledge Cycle

Figure 8 shows the timing for a Bus Request/Acknowledge cycle. The $\overline{\text { BUSREQ }}$ signal is sampled by the CPU with the rising edge of the most recent clock period of any machine cycle. If the BUSREQ signal is active, the CPU sets its address, data, and tristate control signals to the high-impedance state with the rising edge of the next clock pulse. At that time, any external device can control the buses to transfer data between memory and I/O devices. (This operation is generally known as Direct Memory Access [DMA] using cycle stealing.) The maximum time for the CPU to respond to a bus request is the length of a machine cycle and the external controller can maintain control of the bus for as many clock cycles as is required. If long DMA cycles are used, and dynamic memories are used, the external controller also performs the refresh function. This situation only occurs if
large blocks of data are transferred under DMA control. During a bus request cycle, the CPU cannot be interrupted by either an $\overline{\mathrm{NMI}}$ or an $\overline{\mathrm{INT}}$ signal.


Figure 8. Bus Request/Acknowledge Cycle

## Interrupt Request/Acknowledge Cycle

Figure 9 shows the timing associated with an interrupt cycle. The CPU samples the interrupt signal $(\overline{\mathrm{INT}})$ with the rising edge of the final clock at the end of any instruction. The signal is not accepted if the internal CPU software controlled interrupt enable flip-flop is not set or if the BUSREQ signal is active. When the signal is accepted, a special M1 cycle is generated. During this special M1 cycle, the $\overline{\text { IORQ }}$ signal becomes active (instead of the normal $\overline{\text { MREQ }}$ ) to indicate that the interrupting device can place an 8 -bit vector on the data bus. Two wait states are automatically added to this cycle. These states are added so that a ripple priority interrupt scheme can be easily implemented. The two wait states allow sufficient time for the ripple signals to stabilize and identify which I/O device must insert the response vector. Refer to the Interrupt Response section on page 17 to learn more about how the interrupt response vector is utilized by the CPU.


Figure 9. Interrupt Request/Acknowledge Cycle

## Nonmaskable Interrupt Response

Figure 10 shows the request/acknowledge cycle for the nonmaskable interrupt. This signal is sampled at the same time as the interrupt line, but this line takes priority over the normal interrupt and it cannot be disabled under software control. Its usual function is to provide immediate response to important signals such as an impending power failure. The CPU response to a nonmaskable interrupt is similar to a normal memory read operation. The only difference is that the contents of the data bus are ignored while the processor automatically stores the Program Counter in the external stack and jumps to address 0066h. The service routine for the nonmaskable interrupt must begin at this location if this interrupt is used.

## Z80 CPU

User Manual


Figure 10. Nonmaskable Interrupt Request Operation

## HALT Exit

When a software HALT instruction is executed, the CPU executes NOPs until an interrupt is received (either a nonmaskable or a maskable interrupt while the interrupt flip-flop is enabled). The two interrupt lines are sampled with the rising clock edge during each T4 state as depicted in Figure 11. If a nonmaskable interrupt is received or a maskable interrupt is received and the interrupt enable flip-flop is set, then the HALT state is exited on the next rising clock edge. The following cycle is an interrupt acknowledge cycle corresponding to the type of interrupt that was received. If both are received at this time, then the nonmaskable interrupt is acknowledged because it is the highest priority. The purpose of executing NOP instructions while in the HALT state is to keep the memory refresh signals active. Each cycle in the HALT state is a normal M1 (fetch) cycle except that the data received from the memory is ignored and an NOP instruction is forced internally to the CPU. The HALT acknowledge signal is active during this time indicating that the processor is in the HALT state.


Figure 11. HALT Exit

Note: The HALT instruction is repeated during the memory cycle shown in Figure 11.

## Power-Down Acknowledge Cycle

When the clock input to the Z80 CPU is stopped at either a High or Low level, the Z80 CPU stops its operation and maintains all registers and control signals. However, ICC2 (standby supply current) is guaranteed only when the system clock is stopped at a Low level during T4 of the machine cycle following the execution of the HALT instruction. The timing diagram for the power-down function (when implemented with the HALT instruction) is shown in Figure 12.


Figure 12. Power-Down Acknowledge

## Power-Down Release Cycle

The system clock must be supplied to the Z 80 CPU to release the power-down state. When the system clock is supplied to the CLK input, the Z80 CPU restarts operations from the point at which the power-down state was implemented. The timing diagrams for the release from power-down mode are featured in Figures 13 through 15. When the HALT instruction is executed to enter the power-down state, the Z80 CPU also enters the HALT state. An interrupt signal (either $\overline{\mathrm{NMI}}$ or ANT) or a $\overline{\mathrm{RESET}}$ signal must be applied to the CPU after the system clock is supplied to release the power-down state.


Figure 13. Power-Down Release Cycle, \#1 of 3


Figure 14. Power-Down Release Cycle, \#2 of 3


Figure 15. Power-Down Release Cycle, \#3 of 3

## Interrupt Response

An interrupt allows peripheral devices to suspend CPU operation and force the CPU to start a peripheral service routine. This service routine usually involves the exchange of data, status, or control information between the CPU and the peripheral. When the service routine is completed, the CPU returns to the operation from which it was interrupted.

## Interrupt Enable/Disable

The Z80 CPU contains two interrupt inputs: a software maskable interrupt ( $\overline{\mathrm{INT}}$ ) and a nonmaskable interrupt ( $\overline{\mathrm{NMI}}$ ). The nonmaskable interrupt cannot be disabled by the programmer and is accepted when a peripheral device requests it. This interrupt is generally reserved for important functions that can be enabled or disabled selectively by the programmer. This routine allows the programmer to disable the interrupt during periods when the program contains timing constraints that wont allow interrupt. In the Z80 CPU, there is an interrupt enable flip-flop (IFF) that is set or reset by the programmer using the Enable Interrupt (EI) and Disable Interrupt (DI) instructions. When the IFF is reset, an interrupt cannot be accepted by the CPU .

The two enable flip-flops are IFF1 and IFF2, as depicted in Figure 16.


Disables interrupts from being accepted

## IFF2

Temporary storage location for IFF1

Figure 16. Interrupt Enable Flip-Flops

The state of IFF1 is used to inhibit interrupts while IFF2 is used as a temporary storage location for IFF1.

A CPU reset forces both the IFF1 and IFF2 to the reset state, which disables interrupts. Interrupts can be enabled at any time by an EI instruction from the programmer. When an EI instruction is executed, any pending interrupt request is not accepted until after the instruction following EI is executed. This single instruction delay is necessary when the next instruction is a return instruction. Interrupts are not allowed until a return is completed. The EI instruction sets both IFF1 and IFF2 to the enable state. When the CPU accepts a maskable interrupt, both IFF1 and IFF2 are automatically reset, inhibiting further interrupts until the programmer issues a new El instruction.

Note: For all of the previous cases, IFF1 and IFF2 are always equal.

The purpose of IFF2 is to save the status of IFF1 when a nonmaskable interrupt occurs. When a nonmaskable interrupt is accepted, IFF1 resets to prevent further interrupts until reenabled by the programmer. Therefore, after a nonmaskable interrupt is accepted, maskable interrupts are disabled but the previous state of IFF1 is saved so that the complete state of the CPU just prior to the nonmaskable interrupt can be restored at any time. When a Load Register A with Register I (LD A, I) instruction or a Load Register A with Register $\mathrm{R}(\mathrm{LD} A, R)$ instruction is executed, the state of IFF2 is copied to the parity flag, where it can be tested or stored.

A second method of restoring the status of IFF1 is through the execution of a Return From Nonmaskable Interrupt (RETN) instruction. This instruction indicates that the nonmaskable interrupt service routine is complete and the contents of IFF2 are now copied back into IFF1 so that the status of IFF1 just prior to the acceptance of the nonmaskable interrupt is restored automatically.

Table 1 is a summary of the effect of different instructions on the two enable flip-flops.
Table 1. Interrupt Enable/Disable, Flip-Flops

| Action | IFF1 | IFF2 | Comments |
| :--- | :---: | :---: | :--- |
| CPU Reset | 0 | 0 | Maskable interrupt, $\overline{\text { INT }}$ disabled. |
| DI Instruction Execution | 0 | 0 | Maskable $\overline{\text { INT }}$ disabled. |
| El Instruction Execution | 1 | 1 | Maskable, $\overline{\mathrm{NT}}$ enabled. |
| LD A,I Instruction | $*$ | $*$ | IFF2 $\rightarrow$ Parity flag. |
| Execution | * | * | IFF2 $\rightarrow$ Parity flag. |
| LD A,R instruction <br> Execution |  |  |  |

Table 1. Interrupt Enable/Disable, Flip-Flops (Continued)

| Action | IFF1 | IFF2 | Comments |
| :--- | :---: | :---: | :--- |
| Accept $\overline{\mathrm{NMI}}$ | 0 | $*$ | Maskable $\rightarrow$ Interrupt. |
| RETN Instruction | IFF2 | $*$ | IFF2 $\rightarrow$ Indicates completion of |
| Execution |  |  | nonmaskable interrupt service routine. |

## CPU Response

The CPU always accepts a nonmaskable interrupt. When this nonmaskable interrupt is accepted, the CPU ignores the next instruction that it fetches and instead performs a restart at address 0066 h . The CPU functions as if it had recycled a restart instruction, but to a location other than one of the eight software restart locations. A restart is merely a call to a specific address in Page 0 of memory.

The CPU can be programmed to respond to the maskable interrupt in any one of three possible modes.

## Mode 0

Mode 0 is similar to the 8080 A interrupt response mode. With Mode 0 , the interrupting device can place any instruction on the data bus and the CPU executes it. Consequently, the interrupting device provides the next instruction to be executed. Often this response is a restart instruction because the interrupting device is required to supply only a single-byte instruction. Alternatively, any other instruction such as a 3-byte call to any location in memory could be executed.

The number of clock cycles necessary to execute this instruction is two more than the normal number for the instruction. The addition of two clock cycles occurs because the CPU automatically adds two wait states to an Interrupt response cycle to allow sufficient time to implement an external daisy-chain for priority control. Figures 9 and 10 on page 13 show the timing for an interrupt response. After the application of RESET, the CPU automatically enters interrupt Mode 0.

## Mode 1

When Mode 1 is selected by the programmer, the CPU responds to an interrupt by executing a restart at address 0038 h . As a result, the response is identical to that of a nonmaskable interrupt except that the call location is 0038 h instead of 0066 h . The number of cycles required to complete the restart instruction is two more than normal due to the two added wait states.

## Mode 2

Mode 2 is the most powerful interrupt response mode. With a single 8-bit byte from the user, an indirect call can be made to any memory location.

In Mode 2, the programmer maintains a table of 16-bit starting addresses for every interrupt service routine. This table can be located anywhere in memory. When an interrupt is accepted, a 16-bit pointer must be formed to obtain the required interrupt service routine starting address from the table. The upper eight bits of this pointer is formed from the contents of the I Register. The I register must be loaded with the applicable value by the programmer, such as LD I, A. A CPU reset clears the I Register so that it is initialized to 0 . The lower eight bits of the pointer must be supplied by the interrupting device. Only seven bits are required from the interrupting device, because the least-significant bit must be a 0 . This process is required, because the pointer must receive two adjacent bytes to form a complete 16 -bit service routine starting address; addresses must always start in even locations.


Figure 17. Mode 2 Interrupt Response Mode

The first byte in the table is the least-significant (low-order portion of the address). The programmer must complete the table with the correct addresses before any interrupts are accepted.

The programmer can change the table by storing it in read/write memory, which also allows individual peripherals to be serviced by different service routines.

When the interrupting device supplies the lower portion of the pointer, the CPU automatically pushes the program counter onto the stack, obtains the starting address from the table, and performs a jump to this address. This mode of response requires 19 clock periods to complete (seven to fetch the lower eight bits from the interrupting device, six to save the program counter, and six to obtain the jump address).

The Z80 peripheral devices include a daisy-chain priority interrupt structure that automatically supplies the programmed vector to the CPU during interrupt acknowledge. Refer to the Z80 CPU Peripherals User Manual (UM0081) for more complete information.

## Hardware and Software Implementation

This chapter is an introduction to implementing systems that use the Z80 CPU. Figure 18 shows a simple Z80 system.


Figure 18. Minimum Z80 Computer System

## Minimum System Hardware

Any Z80 system must include the following hardware elements:

- 5 V power supply
- Oscillator
- Memory devices
- I/O circuits
- CPU

Because the Z80 CPU requires only a single 5 V power supply, most small systems can be implemented using only this single supply.

The external memory can be any mixture of standard RAM, ROM, or PROM. In Figure 18 , a single $8 \mathrm{~Kb}(1 \mathrm{~KB})$ ROM comprises the entire memory system. The Z80 internal register configuration contains sufficient read/write storage, requiring no external RAM memory.

I/O circuits allow computer systems to interface with the external devices. In Figure 18, the output is an 8 -bit control vector and the input is an 8 -bit status word. The input data can be gated to the data bus using any standard three-state driver while the output data can be latched with any type of standard TTL latch. A Z80 PIO serves as the I/O circuit. This single circuit attaches to the data bus as indicated and provides the required 16 bits of TTL-compatible I/O. Refer to the Z80 CPU Peripherals User Manual (UM0081) to learn more about the operation of this circuit. This powerful computer is built with only three LSI circuits, a simple oscillator, and a single 5 V power supply.

## Adding RAM

Most computer systems require some external read/write memory for data storage and stack implementation. Figure 19 shows how 256 bytes of static memory are added to the example shown in Figure 18.


Figure 19. ROM and RAM Implementation

The memory space is assumed to be organized as shown in Figure 20.


Address:

| 1 Kbyte ROM | 0000 h <br> $03 F F h$ |
| :--- | :--- |
| 256 Bytes RAM | 0400 h <br> $04 F F F h$ |

Figure 20. RAM Memory Space Organization

In Figure 20, the address space is portrayed in hexadecimal notation. Address bit A10 separates the ROM space from the RAM space, allowing this address to be used for the chip select function. For larger amounts of external ROM or RAM, a simple TTL decoder is required to form the chip selects.

## Memory Speed Control

Slow memories can reduce costs for many applications. The $\overline{\text { WAIT }}$ line on the CPU allows the Z80 to operate with any speed memory. Memory access time requirements, which are covered in the Memory Read Or Write section on page 9, are most severe during the $\overline{\mathrm{M} 1}$ cycle instruction fetch. All other memory access cycles complete in an additional one half clock cycle. Hence, it is sometimes appropriate to add one wait state to the $\overline{\mathrm{M} 1}$ cycle so slower memories can be used.
Figure 21 is an example of a simple circuit that accomplishes this objective. This circuit can be changed to add a single wait state to any memory access, as indicated in Figure 22.

## Z80 CPU

User Manual


Figure 21. Adding One Wait State to an M1 Cycle


Figure 22. Adding One Wait State to Any Memory Cycle

## Interfacing Dynamic Memories

Each individual dynamic RAM space includes its own specifications that require minor modifications to the examples provided here.
Figure 23 shows the logic necessary to interface 8 KB of dynamic RAM using 18 -pin 4 K dynamic memories. This logic assumes that the RAMs are the only memory in the system so that A12 is used to select between the two pages of memory. During refresh time, all memories in the system must be read. The CPU provides the correct refresh address on lines A0 through A6. When adding more memory to the system, it is necessary to replace only the two gates that operate on A12 with a decoder that operates on all required address bits. Address buffers and data bus buffers are generally required for larger systems.


Figure 23. Interfacing Dynamic RAM Memory Spaces

## Software Implementation Examples

The Z80 instruction set provides the user with a large number of operations to control the Z80 CPU. The main alternate and index registers can hold arithmetic and logical operations, form memory addresses, or act as fast-access storage for frequently used data.
Information can be moved directly from register to register, memory to memory, memory to registers, or from registers to memory. In addition, register contents and register/memory contents can be exchanged without using temporary storage. In particular, the contents of main and alternate registers can be completely exchanged by executing only two instructions, EX and EXX. This register exchange procedure can be used to separate the set of working registers from different logical procedures or to expand the set of available registers in a single procedure.

Storage and retrieval of data between pairs of registers and memory can be controlled on a last-in first-out basis through PUSH and POP instructions that utilize a special Stack Pointer (SP) Register. This stack register is available both to manipulate data and to automatically store and retrieve addresses for subroutine linkage. When a subroutine is called, for example, the address following the CALL instruction is placed on the top of the pushdown stack pointed to by SP. When a subroutine returns to the calling routine, the address on the top of the stack is used to set the program counter for the address of the next instruction. The stack pointer is adjusted automatically to reflect the current top stack position during PUSH, POP, CALL, and RET instructions. This stack mechanism allows pushdown data stacks and subroutine calls to be nested to any practical depth because the stack area can potentially be as large as memory space.

The sequence of instruction execution can be controlled by six different flags (carry, zero, sign, parity/overflow, add/subtract, half-carry), which reflect the results of arithmetic, logical, shift, and compare instructions. After the execution of an instruction that sets a flag, that flag can be used to control a conditional jump or return instruction. These instructions provide logical control following the manipulation of single bit, 8-bit byte, or 18-bit data quantities.
A full set of logical operations, including AND, OR, XOR (exclusive-OR), CPL (NOR), and NEG (two's complement) are available for Boolean operations between the Accumulator and all other 8 -bit registers, memory locations, or immediate operands.

In addition, a full set of arithmetic and logical shifts in both directions are available which operate on the contents of all 8-bit primary registers or directly on any memory location. The carry flag can be included or set by these shift instructions to provide both the testing of shift results and to link register/register or register/memory shift operations.

## Specific Z80 Instruction Examples

## Example 1

When a 737-byte data string in memory location DATA must be moved to location BUFFER, the operation is programmed as follows:

| LD | HL, DATA | ;START ADDRESS OF DATA STRING |
| :--- | :--- | :--- |
| LD | DE, BUFFER | ;START ADDRESS OF TARGET BUFFER |
| LD | BC, 737 | ;LENGTH OF DATA STRING |
| LDIR |  |  |
|  |  | ;MOVE STRING-TRANSFER MEMORY POINTED |
|  |  | ;TO BY HL INTO MEMORY LOCATION POINTED |
|  |  | ;TO BY DE INCREMENT HL AND DE, |
|  |  | ;DECREMENT BC PROCESS UNTIL BC $=0$ |

Eleven bytes are required for this operation and each byte of data is moved in 21 clock cycles.

## Example 2

A string in memory (limited to a maximum length of 132 characters) starting at location DATA is to be moved to another memory location starting at location BUFFER until an ASCII \$ (used as a string delimiter) is found. This operation is performed as follows:

| LD | HL, DATA | ; STARTING ADDRESS OF DATA STRING |
| :---: | :---: | :---: |
| LD | DE, BUFFER | ;STARTING ADDRESS OF TARGET BUFFER |
| LD | BC, 132 | ; MAXIMUM STRING LENGTH |
| LD | A, '\$' | ;STRING DELIMITER CODE |
| LOOP: | CP (HL) | ;COMPARE MEMORY CONTENTS WITH ;DELIMITER |
| $\begin{aligned} & \text { JR } \\ & \text { LDI } \end{aligned}$ | Z, END-\$ | ; GO TO END IF CHARACTERS EQUAL <br> ;MOVE CHARACTER (HL) to (DE) <br> ; INCREMENT HL AND DE, DECREMENT BC |
| JP | PE, LOOP | ; GO TO LOOP IF MORE CHARACTERS |
| END : |  | ;OTHERWISE, FALL THROUGH <br> ;NOTE: P/V FLAG IS USED <br> ;TO INDICATE THAT REGISTER BC WAS <br> ;DECREMENTED TO ZERO |

Nineteen bytes are required for this operation.

## Example 3

A 16-digit decimal number is shifted as depicted in Figure 24. This shift is performed to mechanize BCD multiplication or division. The 16-digit decimal number is represented in packed BCD format (two BCD digits/byte) The operation is programmed as follows:

## Z80 CPU

User Manual

| LD | HL, DATA | ; ADDRESS OF FIRST BYTE |
| :---: | :--- | :--- |
| LD | B, COUNT | ;SHIFT COUNT |
| XOR | A | ; CLEAR ACCUMULATOR |
| ROTAT: | RLD | ;ROTATE LEFT low-Order DIGIT IN ACC |
|  |  | ;WITH DIGITS IN (HL) |
| INC | HL | ;ADVANCE MEMORY POINTER. |
| DJNZ | ROTAT-S | ;DECREMENT B AND GO TO ROTAT IF |
|  |  | B IS NOT ZERO, OTHERWISE FALL |
|  |  | THROUGH |

Eleven bytes are required for this operation.


Figure 24. Shifting of BCD Digits/Bytes

## Example 4

One number is to be subtracted from another number, both of which exist in packed BCD format and are of equal but varying length. The result is stored in the location of the minuend. The operation is programmed as follows:

| LD | HL, ARG1 | ; ADDRESS OF MINUEND |
| :---: | :--- | :--- |
| LD | DE, ARG2 | ;ADDRESS OF SUBTRAHEND |
| LD | B, LENGTH | ;LENGTH OF TWO ARGUMENTS |
| AND | A | ; CLEAR CARRY FLAG |
| SUBDEC: LD A, (DE) | ;SUBTRAHEND TO ACC |  |

```
SBC A, (HL) ;SUBTRACT (HL) FROM ACC
DAA ;ADJUST RESULT TO DECIMAL CODED VALUE
LD
INC
    (HL), A
    HL
    DE
DJNZ SUBDEC-$
```

```
;STORE RESULT
```

;STORE RESULT

```
;ADVANCE MEMORY POINTERS
```

;ADVANCE MEMORY POINTERS
INC DE
;DECREMENT B AND GO TO SUBDEC
;DECREMENT B AND GO TO SUBDEC
;DECREMENT B AND GO TO SUBDEC
;IF B
;IF B
;IF B
;NOT ZERO, OTHERWISE FALL
;NOT ZERO, OTHERWISE FALL
;NOT ZERO, OTHERWISE FALL
;THROUGH

```
;THROUGH
```

;THROUGH

```

Seventeen bytes are required for this operation.

\section*{Programming Task Examples}

As indicated in Table 2, this example program sorts an array of numbers to ascending order, using a standard exchange sorting algorithm. These numbers range from 0 to 255 .

Table 2. Bubble Listing
\begin{tabular}{lllll}
\hline Location & \begin{tabular}{l} 
Object \\
Code
\end{tabular} & Statement & Source Statement
\end{tabular}

Table 2. Bubble Listing (Continued)


The program outlined in Table 3 multiplies two unsigned 16-bit integers, leaving the result in the HL register pair.

Table 3. Multiply Listing
\begin{tabular}{lllllll}
\hline & Object & & & & \\
Location \\
Code & Statement & Source Statement & \\
\hline 0000 & & 1 & mult:; & unsigned sixteen bit integer multiply. \\
& & 2 & \(;\) & on entrance: multiplier in de. \\
& & 3 & \(;\) & multiplicand in hl.
\end{tabular}

\section*{Z80 CPU Instructions}

The Z80 CPU can execute 158 different instruction types including all 78 of the 8080A CPU. The instructions fall into these major groups:
- Load and Exchange
- Block Transfer and Search
- Arithmetic and Logical
- Rotate and Shift
- Bit Manipulation (Set, Reset, Test)
- Jump, Call, and Return
- Input/Output
- Basic CPU Control

\section*{Instruction Types}

The load instructions move data internally among CPU registers or between CPU registers and external memory. All of these instructions specify a source location from which the data is to be moved, and a destination location. The source location is not altered by a load instruction. Examples of load group instructions include moves between any of the gen-eral-purpose registers such as move the data to Register B from Register C. This group also includes load-immediate to any CPU register or to any external memory location. Other types of load instructions allow transfer between CPU registers and memory locations. The exchange instructions can trade the contents of two registers.

A unique set of block transfer instructions is provided in the Z80 CPU. With a single instruction, a block of memory of any size can be moved to any other location in memory. This set of block moves is extremely valuable when processing large strings of data. With a single instruction, a block of external memory of any required length can be searched for any 8 -bit character. When the character is found or the end of the block is reached, the instruction automatically terminates. Both the block transfer and the block search instructions can be interrupted during their execution so they are not occupying the CPU for long periods of time.

The arithmetic and logical instructions operate on data stored in the Accumulator and other general-purpose CPU registers or external memory locations. The results of the operations are placed in the Accumulator and the appropriate flags are set according to the result of the operation.

An example of an arithmetic operation is adding the Accumulator to the contents of an external memory location. The results of the addition are placed in the Accumulator. This group also includes 16-bit addition and subtraction between 16-bit CPU registers.

The rotate and shift group allows any register or any memory location to be rotated right or left, with or without carry, and either arithmetic or logical. Additionally, a digit in the Accumulator can be rotated right or left with two digits in any memory location.

The bit manipulation instructions allow any bit in the Accumulator, any general-purpose register, or any external memory location to be set, reset, or tested with a single instruction. For example, the most-significant bit of Register H can be reset. This group is especially useful in control applications and for controlling software flags in general-purpose programming.

The JUMP, CALL, and RETURN instructions are used to transfer between multiple locations in the user's program. This group uses several different techniques for obtaining the new program counter address from specific external memory locations. A unique type of call is the RESTART instruction. This instruction actually contains the new address as a part of the 8-bit op code. This instruction is possible because only eight separate addresses located in Page 0 of external memory can be specified. Program jumps can also be achieved by loading Register HL, IX, or IY directly into the Program Counter, which allows the jump address to be a complex function of the routine being executed.

The input/output group of instructions in the Z80 CPU allow for a wide range of transfers between external memory locations or the general-purpose CPU registers, and the external I/O devices. In each case, the port number is provided on the lower eight bits of the address bus during any I/O transaction. One instruction allows this port number to be specified by the second byte of the instruction while other Z80 instructions allow it to be specified as the contents of the C Register. One major advantage of using the C register as a pointer to the I/O device is that it allows multiple I/O ports to share common software driver routines. This advantage is not possible when the address is part of the op code if the routines are stored in ROM. Another feature of these input instructions is the automatic setting of the Flag Register, making additional operations unnecessary to determine the state of the input data. The parity state is one example.

The Z80 CPU includes single instructions that can move blocks of data (up to 256 bytes) automatically to or from any I/O port directly to any memory location. In conjunction with the dual set of general-purpose registers, these instructions provide fast I/O block transfer rates. The power of this I/O instruction set is demonstrated by the Z80 CPU providing all required floppy disk formatting on double-density floppy disk drives on an interruptdriven basis. For example, the CPU provides the preamble, address, data, and enables the CRC codes.

Finally, the basic CPU control instructions allow multiple options and modes. This group includes instructions such as setting or resetting the interrupt enable flip-flop or setting the mode of interrupt response.

\section*{Addressing Modes}

Most of the Z80 instructions operate on data stored in internal CPU registers, external memory, or in the I/O ports. Addressing refers to how the address of this data is generated in each instruction. This section is a brief summary of the types of addressing used in the Z80 CPU while subsequent sections detail the type of addressing available for each instruction group.

\section*{Immediate Addressing}

In the Immediate Addressing Mode, the byte following the op code in memory contains the actual operand, as shown in Figure 25.


Figure 25. Immediate Addressing Mode

An example of this type of instruction is to load the Accumulator with a constant, in which the constant is the byte immediately following the op code.

\section*{Immediate Extended Addressing}

This mode is an extension of immediate addressing in that the two bytes following the op codes are the operand, as shown in Figure 26.


Figure 26. Immediate Extended Addressing Mode

An example of this type of instruction is to load the HL register pair (16-bit register) with 16 bits (two bytes) of data.

\section*{Modified Page Zero Addressing}

The Z80 contains a special single-byte CALL instruction to any of eight locations in Page 0 of memory. This instruction, which is referred to as a restart, sets the Program Counter to an effective address in Page 0 . The value of this instruction is that it allows a single byte to specify a complete 16 -bit address at which commonly-called subroutines are located, thereby saving memory space.


Figure 27. Modified Page Zero Addressing Mode

\section*{Relative Addressing}

Relative addressing uses one byte of data following the op code to specify a displacement from the existing program to which a program jump can occur. This displacement is a signed two's complement number that is added to the address of the op code of the following instruction.


Figure 28. Relative Addressing Mode

The value of relative addressing is that it allows jumps to nearby locations while only requiring two bytes of memory space. For most programs, relative jumps are by far the most prevalent type of jump due to the proximity of related program segments. Therefore, these instructions can significantly reduce memory space requirements. The signed displacement can range between +127 and -128 from \(\mathrm{A}+2\). This range allows for a total displacement of +129 to -126 from the jump relative op code address. Another major advantage is that it allows for relocatable code.

\section*{Extended Addressing}

Extended Addressing provides for two bytes ( 16 bits) of address to be included in the instruction. This data can be an address to which a program can jump or it can be an address at which an operand is located.


Figure 29. Extended Addressing Mode

Extended addressing is required for a program to jump from any location in memory to any other location, or load and store data in any memory location.
During extended addressing use, specify the source or destination address of an operand. This notation ( \(n n\) ) is used to indicate the contents of memory at \(n n\), in which \(n n\) is the 16bit address specified in the instruction. The two bytes of address \(n n\) are used as a pointer to a memory location. The parentheses always indicates that the value enclosed within them is used as a pointer to a memory location. For example, (1200) refers to the contents of memory at location 1200.

\section*{Indexed Addressing}

In the Indexed Addressing Mode, the byte of data following the op code contains a displacement that is added to one of the two index registers (the op code specifies which index register is used) to form a pointer to memory. The contents of the index register are not altered by this operation.


Figure 30. Indexed Addressing Mode

An example of an indexed instruction is to load the contents of the memory location (Index Register + Displacement) into the Accumulator. The displacement is a signed two's
complement number. Indexed addressing greatly simplifies programs using tables of data because the index register can point to the start of any table. Two index registers are provided because often operations require two or more tables. Indexed addressing also allows for relocatable code.

The two index registers in the Z80 CPU are referred to as IX and IY. To indicate indexed addressing, use the following notation:
\((I X+d)\) or \((I Y+d)\)
In this notation, \(d\) is the displacement specified after the op code. The parentheses indicate that this value is used as a pointer to external memory.

\section*{Register Addressing}

Many of the Z80 op codes contain bits of information that specify which CPU register is to be used for an operation. An example of register addressing is to load the data in Register 6 into Register C.

\section*{Implied Addressing}

Implied addressing refers to operations in which the op code automatically implies one or more CPU registers as containing the operands. An example is the set of arithmetic operations in which the Accumulator is always implied to be the destination of the results.

\section*{Register Indirect Addressing}

This type of addressing specifies a 16 -bit CPU register pair (such as HL) to be used as a pointer to any location in memory. This type of instruction is powerful and it is used in a wide range of applications.
Op Code One or Two Bytes

Figure 31. Register Indirect Addressing Mode

An example of this type of instruction is to load the Accumulator with the data in the memory location pointed to by the HL register contents. Indexed addressing is actually a form of Register Indirect addressing except that a displacement is added with indexed addressing. Register indirect addressing allows for powerful but simple to implement memory accesses. The block move and search commands in the Z80 CPU are extensions of this type of addressing in which automatic register incrementing, decrementing, and comparing is added. The notation for indicating Register Indirect addressing is to put
parentheses around the name of the register that is to be used as the pointer. For example, the symbol (HL) specifies that the contents of the HL register are to be used as a pointer to a memory location. Often Register Indirect addressing is used to specify 16-bit operands. In this case, the register contents point to the lower order portion of the operand while the register contents are automatically incremented to obtain the upper portion of the operand.

\section*{Bit Addressing}

The Z80 contains a large number of bit set, reset, and test instructions. These instructions allow any memory location or CPU register to be specified for a bit operation through one of three previous addressing modes (register, Register Indirect, and indexed) while three bits in the op code specify which of the eight bits is to be manipulated.

\section*{Addressing Mode Combinations}

Many instructions include more than one operand (such as arithmetic instructions or loads). In these cases, two types of addressing can be employed. For example, load can use immediate addressing to specify the source and Register Indirect or indexed addressing to specify the destination.

\section*{Instruction Notation Summary}

Table 4 lists the operand notations and descriptions used in the Z80 Instruction Set.
Table 4. Instruction Notation Summary
\begin{tabular}{|c|c|}
\hline Notation & Description \\
\hline \(r\) & Identifies any of the registers A, B, C, D, E, H, or L \\
\hline (HL) & Identifies the contents of the memory location, whose address is specified by the contents of the register pair HL \\
\hline (IX+d) & Identifies the contents of the memory location, whose address is specified by the contents of the Index register pair IX plus the signed displacement d \\
\hline (IY+d) & Identifies the contents of the memory location, whose address is specified by the contents of the Index register pair IY plus the signed displacement \(\boldsymbol{d}\) \\
\hline \(n\) & Identifies a one-byte unsigned integer expression in the range (0 to 255) \\
\hline nn & Identifies a two-byte unsigned integer expression in the range (0 to 65535) \\
\hline d & Identifies a one-byte signed integer expression in the range (-128 to +127) \\
\hline b & Identifies a one-bit expression in the range ( \(\mathbf{0}\) to 7 ). The most-significant bit to the left is bit 7 and the least-significant bit to the right is bit 0 \\
\hline e & Identifies a one-byte signed integer expression in the range \((-126\) to +129\()\) for relative jump offset from current location \\
\hline cc & Identifies the status of the Flag Register as any of (NZ, Z, NC, C, PO, PE, P, or \(\mathbf{M}\) ) for the conditional jumps, calls, and return instructions \\
\hline \(q q\) & Identifies any of the register pairs BC, DE, HL or AF \\
\hline ss & Identifies any of the register pairs BC, DE, HL or SP \\
\hline pp & Identifies any of the register pairs BC, DE, IX or SP \\
\hline \(r r\) & Identifies any of the register pairs BC, DE, IY or SP \\
\hline \(s\) & Identifies any of \(r, n,(H L),(1 X+d)\) or (IY+d) \\
\hline m & Identifies any of \(r\), (HL), (IX+d) or (IY+d) \\
\hline
\end{tabular}

Instruction Op Codes
This section describes each of the Z80 instructions and provides tables listing the op codes for every instruction. In each of these tables, the op codes in shaded areas are identical to those offered in the 8080A CPU. Also depicted is the assembly language mnemonic that is used for each instruction. All instruction op codes are listed in hexadecimal notation. Sin-gle-byte op codes require two hex characters while double byte op codes require four hex characters. For convenience, the conversion from hex to binary is repeated in Table 5.

Table 5. Hex, Binary, Decimal Conversion Table
\begin{tabular}{|c|c|c|c|c|}
\hline Hex & & Binary & & Decimal \\
\hline 0 & \(=\) & 0000 & = & 0 \\
\hline 1 & = & 0001 & = & 1 \\
\hline 2 & = & 0010 & = & 2 \\
\hline 3 & = & 0011 & = & 3 \\
\hline 4 & = & 0100 & = & 4 \\
\hline 5 & = & 0101 & = & 5 \\
\hline 6 & \(=\) & 0110 & = & 6 \\
\hline 7 & = & 0111 & = & 7 \\
\hline 8 & = & 1000 & = & 8 \\
\hline 9 & = & 1001 & = & 9 \\
\hline A & = & 1010 & = & 10 \\
\hline B & \(=\) & 1011 & \(=\) & 11 \\
\hline C & = & 1100 & = & 12 \\
\hline D & \(=\) & 1101 & \(=\) & 13 \\
\hline E & \(=\) & 1110 & \(=\) & 14 \\
\hline F & = & 1111 & \(=\) & 15 \\
\hline
\end{tabular}

The Z80 instruction mnemonics consist of an op code and zero, one, or two operands. Instructions in which the operand is implied contains no operand. Instructions that contain only one logical operand, in which one operand is invariant (such as the Logical OR instruction), are represented by a one-operand mnemonic. Instructions that contain two varying operands are represented by two operand mnemonics.

\section*{Load and Exchange}

Table 6 defines the op codes for all of the 8 -bit load instructions implemented in the Z80 CPU. Also described in this table is the type of addressing used for each instruction. The source of the data is found on the top horizontal row and the destination is specified in the left column. For example, load Register C from Register B uses the op code 48h. In all of the figures, the op code is specified in hexadecimal notation and the 48 h ( 01001000 binary) code is fetched by the CPU from external memory during M1 time, decoded, and then the register transfer is automatically performed by the CPU.

The assembly language mnemonic for this entire group is LD, followed by the destination, followed by the source (LD DEST, SOURCE).

Note: Several combinations of addressing modes are possible. For example, the source can use register addressing and the destination can be registered indirect; such as load the memory location pointed to by Register HL with the contents of the D Register. The op code for this operation is 72. The mnemonic for this load instruction is LD (HL), D.

Table 6. 8-Bit Load Group LD
Source
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multicolumn{2}{|l|}{\multirow[b]{2}{*}{Destination}} & \multicolumn{2}{|l|}{Implied} & \multicolumn{7}{|c|}{Register} & \multicolumn{3}{|l|}{Reg Indirect} & \multicolumn{2}{|l|}{Indexed} & Ext. & Imm. \\
\hline & & 1 & R & A & B & C & D & E & F & L & (HL) & (BC) & (DE) & (IX+d) & (IY+d) & (nn) & n \\
\hline \multirow[t]{7}{*}{Register} & A & \[
\begin{gathered}
\text { ED } \\
57
\end{gathered}
\] & \[
\begin{aligned}
& \text { ED } \\
& 5 \mathrm{~F}
\end{aligned}
\] & 7F & 78 & 79 & 7A & 7B & 7C & 7D & 7E & OA & 1A & \[
\begin{gathered}
\text { DD } \\
\text { 7E } \\
\text { d }
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{FD} \\
7 \mathrm{E} \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{aligned}
& 3 A \\
& \mathrm{nn}
\end{aligned}
\] & \[
\begin{gathered}
3 \mathrm{E} \\
\mathrm{n}
\end{gathered}
\] \\
\hline & B & & & 47 & 40 & 41 & 42 & 43 & 44 & 45 & 46 & & & \[
\begin{gathered}
\hline \mathrm{DD} \\
46 \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{gathered}
\hline \text { FD } \\
46 \\
\mathrm{~d}
\end{gathered}
\] & & \[
\begin{gathered}
06 \\
\mathrm{n}
\end{gathered}
\] \\
\hline & C & & & 4F & 48 & 49 & 4A & 4B & 4C & 4D & 4E & & & \[
\begin{gathered}
\mathrm{DD} \\
4 \mathrm{E} \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{FD} \\
4 \mathrm{E} \\
\mathrm{~d}
\end{gathered}
\] & & \[
\begin{gathered}
0 \mathrm{E} \\
\mathrm{n}
\end{gathered}
\] \\
\hline & D & & & 57 & 50 & 51 & 52 & 53 & 54 & 55 & 56 & & & \[
\begin{gathered}
\mathrm{DD} \\
56 \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
56 \\
\text { d }
\end{gathered}
\] & & \[
\begin{gathered}
16 \\
\mathrm{n}
\end{gathered}
\] \\
\hline & E & & & 5F & 58 & 59 & 5A & 5B & 5C & 5D & 5E & & & \[
\begin{gathered}
\mathrm{DD} \\
5 \mathrm{E} \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
5 \mathrm{E} \\
\mathrm{~d}
\end{gathered}
\] & & \[
\begin{gathered}
\text { 1E } \\
\mathrm{n}
\end{gathered}
\] \\
\hline & H & & & 67 & 60 & 61 & 62 & 63 & 64 & 65 & 66 & & & \[
\begin{gathered}
\text { DD } \\
66 \\
\text { d }
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
66 \\
\mathrm{~d}
\end{gathered}
\] & & \[
\begin{gathered}
26 \\
\mathrm{n}
\end{gathered}
\] \\
\hline & L & & & 6F & 68 & 69 & 6A & 6B & 6C & 6D & 6E & & & \[
\begin{gathered}
\mathrm{DD} \\
6 \mathrm{E} \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
6 \mathrm{E} \\
\mathrm{~d}
\end{gathered}
\] & & \[
\begin{gathered}
2 \mathrm{E} \\
\mathrm{n}
\end{gathered}
\] \\
\hline \multirow[t]{3}{*}{Register Indirect} & (HL) & & & 77 & 70 & 71 & 72 & 73 & 74 & 75 & & & & & & & \[
\begin{gathered}
36 \\
\mathrm{n}
\end{gathered}
\] \\
\hline & (BC) & & & 02 & & & & & & & & & & & & & \\
\hline & (DE) & & & 12 & & & & & & & & & & & & & \\
\hline \multirow[t]{2}{*}{Indexed} & (IX+d) & & & \[
\begin{gathered}
\text { DD } \\
77 \\
\text { d }
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{DD} \\
70 \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{DD} \\
71 \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{gathered}
\text { DD } \\
72 \\
\text { d }
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{DD} \\
73 \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{gathered}
\text { DD } \\
74 \\
\text { d }
\end{gathered}
\] & \[
\begin{gathered}
\text { DD } \\
75 \\
\text { d }
\end{gathered}
\] & & & & & & & \[
\begin{gathered}
\text { DD } \\
36 \\
\mathrm{~d} \\
\mathrm{n}
\end{gathered}
\] \\
\hline & (IY+d) & & & \[
\begin{gathered}
\text { FD } \\
77 \\
\text { d }
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
70 \\
\text { d }
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
71 \\
\text { d }
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
72 \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
73 \\
\text { d }
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{FD} \\
74 \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
75 \\
\text { d }
\end{gathered}
\] & & & & & & & \[
\begin{gathered}
\text { FD } \\
36 \\
\mathrm{~d} \\
\mathrm{n}
\end{gathered}
\] \\
\hline Ext. Addr. & (nn) & & & 32
n
n & & & & . & & & & & & & & & \\
\hline \multirow[t]{2}{*}{Implied} & 1 & & & \[
\begin{aligned}
& \text { ED } \\
& 47
\end{aligned}
\] & & & & & & & & & & & & & \\
\hline & R & & & ED
4 F & & & & & & & & & & & & & \\
\hline
\end{tabular}

The parentheses around the HL indicate that the contents of HL are used as a pointer to a memory location. In all Z80 load instruction mnemonics, the destination is always listed first, with the source following. The Z80 assembly language is defined for ease of programming. Every instruction is self documenting and programs written in Z80 language are easy to maintain.

In Table 6, some op codes that are available in the Z80 CPU use two bytes. This feature is an efficient method of memory utilization because 8 -, 18 -, 24 -, or 32 -bit instructions are implemented in the Z80 CPU. Often utilized instructions such as arithmetic or logical operations are only eight bits, which results in better memory utilization than is achieved with fixed instruction sizes such as 16 bits.

All load instructions using indexed addressing for either the source or destination location actually use three bytes of memory, with the third byte being the displacement, \(d\). For example, a Load Register E instruction with the operand pointed to by IX with an offset of +8 is written as:

LID \(E\), (IX + 8)
The instruction sequence for this value in memory is shown in Figure 32.


Figure 32. Example of a 3-Byte Load Indexed Instruction Sequence

The two extended addressing instructions are also three-byte instructions. For example, the instruction to load the Accumulator with the operand in memory location 6F32h is written as:

LID A, (6F 32h)

The instruction sequence for this value in memory is shown in Figure 33.


Figure 33. Example of a 3-Byte Load Extended Instruction Sequence

In this figure, note that the low-order portion of the address is always the first operand.
The load immediate instructions for the general-purpose 8-bit registers are two-byte instructions. The instruction for loading Register H with the value 36 h is written as:

LD H, 36h

The instruction sequence for this value in memory is shown in Figure 34.


Figure 34. Example of a 2-Byte Load Immediate Instruction Sequence

Loading a memory location using indexed addressing for the destination and immediate addressing for the source requires four bytes. For example:
```

LD (IX-15), 21h

```

The instruction sequence for this value in memory is shown in Figure 35.


Figure 35. Example of a 4-Byte Load Indexed/Immediate Instruction Sequence

In this figure, note that with any indexed addressing, the displacement always follows directly after the op code.

Table 7 specifies the 16-bit load operations, for which the extended addressing feature covers all register pairs. Register indirect operations specifying the stack pointer are the PUSH and POP instructions. The mnemonic for these instructions is PUSH and POP.

Table 7. 16-Bit Load Group LD, PUSH, and POP
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline & & & & & & & & & Sour & & & \\
\hline & & & & & & gist & & & & Imm. Ext. & Ext. & Reg. Indir. \\
\hline & Register & & AF & BC & DE & HL & SP & IX & IY & nn & (nn) & (SP) \\
\hline & & AF & & & & & & & & & & P1 \\
\hline & & BC & & & & & & & & \[
\begin{gathered}
01 \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\text { ED } \\
4 B \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & C1 \\
\hline & & DE & & & & & & & & \[
\begin{gathered}
11 \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\text { ED } \\
5 B \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & D1 \\
\hline & & HL & & & & & & & & \[
\begin{gathered}
21 \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\text { 2A } \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & E1 \\
\hline & & SP & & & & F9 & & \[
\begin{gathered}
\text { DD } \\
\text { F9 }
\end{gathered}
\] & \[
\begin{aligned}
& \text { FD } \\
& \text { F9 }
\end{aligned}
\] & \[
\begin{gathered}
31 \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\text { ED } \\
7 B \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \\
\hline & & IX & & & & & & & & \[
\begin{gathered}
\text { DD } \\
21 \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\text { DD } \\
2 \mathrm{~A} \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{aligned}
& \text { DD } \\
& \text { E1 }
\end{aligned}
\] \\
\hline & & IY & & & & & & & & \[
\begin{gathered}
\text { FD } \\
21 \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
2 A \\
n \\
n
\end{gathered}
\] & \[
\begin{aligned}
& \text { FD } \\
& \text { E1 }
\end{aligned}
\] \\
\hline & Extended & (nn) & & \[
\begin{gathered}
\text { ED } \\
43 \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\text { ED } \\
53 \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
22 \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\text { ED } \\
73 \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\text { DD } \\
22 \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
22 \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & & & \\
\hline \begin{tabular}{l}
PUSH \\
Instructions \(\rightarrow\)
\end{tabular} & Register Indirect & (SP) & F6 & C6 & D6 & E6 & & \[
\begin{aligned}
& \text { DD } \\
& \text { E6 }
\end{aligned}
\] & \[
\begin{aligned}
& \text { FD } \\
& \text { E6 }
\end{aligned}
\] & & & \\
\hline . & & & & & & & & & & & & \begin{tabular}{l}
POP \\
Instructions
\end{tabular} \\
\hline
\end{tabular}

Note: The PUSH and POP instruction adjust the SP after every execution.

\section*{Z80 CPU}

User Manual
zilog

Note: Descriptions of the 16-Bit Load Group instructions begin on page 98 .

These 16 -bit load operations differ from other 16 -bit loads in that the stack pointer is automatically decremented and incremented as each byte is pushed onto or popped from the stack, respectively. For example, the PUSH AF instruction is a single-byte instruction with the op code of F 5 h . During execution, this sequence is generated as:
```

Decrement SP
LD (SP), A
Decrement SP
LD (SP), F

```

The external stack now appears as shown in Figure 36.


Figure 36. Example of a 16-Bit Load Operation

The POP instruction is the exact reverse of a PUSH. All PUSH and POP instructions utilize a 16 -bit operand and the high-order byte is always pushed first and popped last.
```

PUSH BC is PUSH B then C
PUSH DE is PUSH D then E
PUSH HL is PUSH H then L
POP HL is POP L then H

```

The instruction using extended immediate addressing for the source requires two bytes of data following the op code, as shown in the following example:

LD DE, 0659h

The instruction sequence for this value in memory is shown in Figure 37.
\begin{tabular}{r|ll} 
Address A & E6 & \begin{tabular}{l} 
Op Code \\
A+1
\end{tabular} \\
& & \\
& Operand
\end{tabular}

Figure 37. Example of a 2-Byte Load Indexed/Immediate Instruction Sequence

In all extended immediate or extended addressing modes, the low-order byte always appears first after the op code.

Table 8 lists the 16 -bit exchange instructions implemented in the Z80 CPU. Op code 08 h allows the programmer to switch between the two pairs of Accumulator flag registers, while D 9 h allows the programmer to switch between the duplicate set of six general-purpose registers. These op codes are only one byte in length to minimize the time necessary to perform the exchange so that the duplicate banks can be used to make fast interrupt response times.

Table 8. Exchanges EX and EXX
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \multicolumn{2}{|l|}{\multirow[t]{2}{*}{}} & \multicolumn{5}{|c|}{Implied Addressing} \\
\hline & & AF' & BC', DE', and HL' & HL & IX & IY \\
\hline \multirow[t]{5}{*}{Implied} & AF & 08 & & & & \\
\hline & BC & & & & & \\
\hline & DE & & D9 & & & \\
\hline & HL & & & & & \\
\hline & DE & & & EB & & \\
\hline Register Indirect & (SP) & & & E3 & \[
\begin{aligned}
& \text { DD } \\
& \text { E3 }
\end{aligned}
\] & \[
\begin{aligned}
& \text { FD } \\
& \text { E3 }
\end{aligned}
\] \\
\hline
\end{tabular}

\section*{Block Transfer and Search}

Table 9 lists the extremely powerful block transfer instructions. These instructions operate with three registers.
- HL points to the source location
- DE points to the destination location
- BC is a byte counter

Table 9. Block Transfer Group
\begin{tabular}{|c|c|c|c|}
\hline \multicolumn{2}{|l|}{Destination} & Source & \\
\hline \multirow[t]{6}{*}{Register Indirect} & \multirow[t]{6}{*}{(DE)} & Register Indirect & \\
\hline & & (HL) & \\
\hline & & \[
\begin{gathered}
\text { (ED) } \\
\text { A0 }
\end{gathered}
\] & LDI - Load (DE) \(\rightarrow\) (HL) Inc HL and DE, Dec BC \\
\hline & & \[
\begin{gathered}
\text { (ED) } \\
\text { B0 }
\end{gathered}
\] & LDIR, - Load (DE) \(\rightarrow\) (HL) Inc \(H L\) and \(D E\), Dec \(B C\); repeat until \(B C=0\). \\
\hline & & \[
\begin{gathered}
\text { (ED) } \\
\text { A8 }
\end{gathered}
\] & LDD - Load (DE) \(\rightarrow\) (HL) Inc HL and DE, Dec BC \\
\hline & & \[
\begin{gathered}
\text { (ED) } \\
\text { B8 }
\end{gathered}
\] & \begin{tabular}{l}
LDDR - Load (DE) \(\rightarrow\) (HL) \\
Dec HL and DE, Dec BC; repeat until BC = 0 .
\end{tabular} \\
\hline
\end{tabular}

Note: Register HL points to the source; the DE Register points to the destination; the BC Register is a byte counter.

After the programmer initializes these three registers, any of these four instructions can be used. The Load and Increment (LDI) instruction moves one byte from the location pointed to by HL to the location pointed to by DE. Register pairs HL and DE are then automatically incremented and are ready to point to the following locations. The byte counter (i.e., register pair BC ) is also decremented at this time. This instruction is valuable when the blocks of data must be moved but other types of processing are required between each move. The Load, Increment and Repeat (LDIR) instruction is an extension of the LDI instruction. The same load and increment operation is repeated until the byte counter reaches the count of zero. As a result, this single instruction can move any block of data from one location to any other.

Because 16-bit registers are used, the size of the block can be up to 64 KB long ( \(1 \mathrm{~KB}=1024\) bits) and can be moved from any location in memory to any other location. Furthermore, the blocks can be overlapping because there are no constraints on the data used in the three register pairs.

The LDD and LDDR instructions are similar to LDI and LDIR. The only difference is that register pairs HL and DE are decremented after every move so that a block transfer starts from the highest address of the designated block rather than the lowest.

Table 10 specifies the op codes for the four block search instructions. The first, CPI (Compare and Increment) compares the data in the Accumulator with the contents of the memory location pointed to by Register HL. The result of the compare is stored in one of the flag bits and the HL register pair is then incremented and the byte counter (register pair BC ) is decremented.

Table 10. Block Search Group
\begin{tabular}{|l|l|}
\cline { 1 - 1 } Search Location & \\
\cline { 1 - 1 } Register Indirect & \\
\cline { 1 - 1 } (HL) & \\
\hline \begin{tabular}{ll} 
(ED) \\
A1
\end{tabular} & \begin{tabular}{l} 
CPI \\
Inc HL, Dec BC
\end{tabular} \\
\hline \begin{tabular}{l} 
(ED) \\
B1
\end{tabular} & \begin{tabular}{l} 
CPRI. Inc HL, Dec BC \\
Repeat until) BC \(=0\) or find match
\end{tabular} \\
\hline \begin{tabular}{l} 
(ED) \\
A9
\end{tabular} & \begin{tabular}{l} 
WD Dec HL and BC \\
\hline (ED) \\
B9
\end{tabular} \\
\hline
\end{tabular}

Note: HL points to a location in memory to be compared with Accumulator contents; BC is a byte counter.

Note: Descriptions of the Exchange, Block Transfer, and Search Group instructions begin on page 123.

The CPIR instruction is merely an extension of the CPl instruction in which the compare is repeated until either a match is found or the byte counter (register pair BC) becomes zero. As a result, this single instruction can search the entire memory for any 8 -bit character.

The Compare and Decrement (CPD) and Compare, Decrement, and Repeat (CPDR) instructions are similar; however, their only difference is that they decrement HL after every compare so that they search the memory in the opposite direction; i.e., the search is started at the highest location in the memory block.

These block transfer and compare instructions are extremely powerful in string manipulation applications.

\section*{Arithmetic and Logical}

Table 11 lists all of the 8 -bit arithmetic operations that can be performed with the Accumulator. Also listed are the increment (INC) and decrement (DEC) instructions. In all of these instructions, with the exception of INC and DEC, the specified 8-bit operation is performed between the data in the Accumulator and the source data.

Table 11. 8-Bit Arithmetic and Logic
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{3}{*}{Destination} & \multicolumn{11}{|c|}{Source} \\
\hline & \multicolumn{7}{|c|}{Register Addressing} & Register Indirect & \multicolumn{2}{|c|}{Indexed} & \multirow[t]{2}{*}{\begin{tabular}{l}
Immediate \\
n
\end{tabular}} \\
\hline & A & B & C & D & E & F & L & (HL) & ( \(\mathrm{X}+\mathrm{d}\) ) & (IY+d) & \\
\hline ADD & 87 & 80 & 81 & 82 & 83 & 84 & 85 & 88 & \[
\begin{gathered}
\mathrm{DD} \\
86 \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
86 \\
\text { d }
\end{gathered}
\] & \[
\begin{gathered}
\text { C6 } \\
\mathrm{n}
\end{gathered}
\] \\
\hline Add with Carry ADC & 8F & 88 & 89 & 8A & 8B & 8C & 8D & 8E & \[
\begin{gathered}
\mathrm{DD} \\
8 \mathrm{E} \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
8 \mathrm{E} \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{gathered}
\text { CE } \\
\mathrm{n}
\end{gathered}
\] \\
\hline Subtract SUB & 97 & 90 & 91 & 92 & 93 & 94 & 95 & 96 & \[
\begin{gathered}
\text { DD } \\
96 \\
d
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
96 \\
d
\end{gathered}
\] & \[
\begin{gathered}
\text { D6 } \\
\text { n }
\end{gathered}
\] \\
\hline Subtract with Carry SBC & 9F & 98 & 99 & 9A & 9B & 9C & 9D & 9 E & \[
\begin{gathered}
\mathrm{DD} \\
9 \mathrm{E} \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
9 \mathrm{E} \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{gathered}
\text { DE } \\
\mathrm{n}
\end{gathered}
\] \\
\hline AND & A7 & A0 & A1 & A2 & A3 & A4 & A5 & A6 & \[
\begin{gathered}
\text { DD } \\
\text { A6 } \\
\text { d }
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
\text { A6 } \\
\text { d }
\end{gathered}
\] & \[
\begin{gathered}
\text { E6 } \\
\text { n }
\end{gathered}
\] \\
\hline XOR & AF & A8 & A9 & AA & AB & AC & AD & AE & \[
\begin{gathered}
\mathrm{DD} \\
\mathrm{AE} \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
\text { AE } \\
\text { d }
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{EE} \\
\mathrm{n}
\end{gathered}
\] \\
\hline OR & B7 & B0 & B1 & B2 & B3 & B4 & B5 & B6 & \[
\begin{gathered}
\mathrm{DD} \\
\mathrm{~B} 6 \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
\text { B6 } \\
\text { d }
\end{gathered}
\] & \[
\begin{gathered}
\text { F6 } \\
\mathrm{n}
\end{gathered}
\] \\
\hline Compare CP & BF & B8 & B9 & BA & BB & BC & BD & BE & \[
\begin{gathered}
D D \\
B E \\
d
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
\text { BE } \\
\text { d }
\end{gathered}
\] & \[
\begin{gathered}
\text { FE } \\
\text { n }
\end{gathered}
\] \\
\hline Increment INC & 3C & 04 & OC & 14 & 1 C & 24 & 2C & 34 & \[
\begin{gathered}
\text { DD } \\
34 \\
\text { d }
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{FD} \\
34 \\
\mathrm{~d}
\end{gathered}
\] & \\
\hline Decrement DEC & 3D & 05 & OD & 15 & 1D & 25 & 2D & 35 & \[
\begin{gathered}
\mathrm{DD} \\
35 \\
\mathrm{~d}
\end{gathered}
\] & \[
\begin{gathered}
\text { FD } \\
35 \\
\text { d }
\end{gathered}
\] & \\
\hline
\end{tabular}

Note: Descriptions of the 8-Bit Arithmetic Group instructions begin on page 144.

The result of the operation is placed in the Accumulator with the exception of the compare (CP) instruction, which leaves the Accumulator unchanged. All of these operations effect the Flag Register as a result of a specified operation.

The INC and DEC instructions specify a register or a memory location as both the source and the destination of the result. When the source operand is addressed using the index registers, the displacement must directly follow. With immediate addressing, the actual operand directly follows. As an example, the AND 07 h instruction is shown in Figure 38.


Figure 38. Example of an AND Instruction Sequence

Assuming that the Accumulator contains the value F3h, the result of 03 h is placed in the Accumulator:

Accumulator before operation \(11110011=\mathrm{F} 3 \mathrm{~h}\)
Operand \(\quad 00000111=07 \mathrm{~h}\)
Result to Accumulator \(00000011=03 \mathrm{~h}\)

The Add (ADD) instruction performs a binary add between the data in the source location and the data in the Accumulator. The Subtract (SUB) instruction performs a binary subtraction. When an Add with Carry (ADC) or Subtract with Carry (SBC) instruction is specified, the Carry flag is also added or subtracted, respectively. The flags and the Decimal Adjust (DAA) instruction in the Z80 CPU allow arithmetic operations for processing the following items:
- Multiprecision packed BCD numbers
- Multiprecision signed or unsigned binary numbers
- Multiprecision two's complement signed numbers

Other instructions in this group are the Logical And (AND), Logical Or (OR), Exclusive Or (XOR), and Compare (CP) instructions.

Five general-purpose arithmetic instructions operate on the Accumulator or Carry flag. These five instructions are listed in Table 12.

Table 12. General-Purpose AF Operation
\begin{tabular}{lc}
\hline Decimal Adjust Accumulator (DAA) & 27 \\
\hline Complement Accumulator (CPL) & 2 F \\
\hline Negate Accumulator (NEG) & ED \\
(two's complement & 44 \\
\hline Complement Carry Flag (CCF) & 3 F \\
\hline Set Carry Flag (SCF) & 37 \\
\hline
\end{tabular}

\section*{Z80 CPU}

User Manual

\section*{Note: Descriptions of the General-Purpose Arithmetic and CPU Control Groups instructions begin on page 172 .}

The decimal adjust instruction can adjust for subtraction and addition, making BCD arithmetic operations simple.

Notes: 1. To allow for this operation, the N flag is used. This flag is set if the most recent arithmetic operation was a Subtract. The Negate Accumulator (NEG) instruction forms the two's complement of the number in the Accumulator.
2. A Reset Carry instruction is not included in the Z80 CPU, because this operation can be easily achieved through other instructions such as a logical AND of the Accumulator with itself.

Table 12 lists all of the 16 -bit arithmetic operations between 16 -bit registers. There are five groups of instructions, including the Add with Carry and Subtract with Carry instructions; ADC and SBC affect all of the flags. These two groups simplify address calculation or other 16-bit arithmetic operations.

Table 13. 16-Bit Arithmetic
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{} & & \multicolumn{6}{|c|}{Source} \\
\hline & & BC & DE & HL & SP & IX & IY \\
\hline Destination & HL & 09 & 19 & 29 & 39 & & \\
\hline \multirow[b]{2}{*}{Add (ADD)} & IX & \[
\begin{gathered}
\text { DD } \\
09
\end{gathered}
\] & \[
\begin{aligned}
& \hline \text { DD } \\
& 19
\end{aligned}
\] & & \[
\begin{gathered}
\text { DD } \\
39
\end{gathered}
\] & \[
\begin{aligned}
& \text { DD } \\
& 29
\end{aligned}
\] & \\
\hline & IY & \[
\begin{aligned}
& \text { FD } \\
& 09
\end{aligned}
\] & \[
\begin{aligned}
& \text { FD } \\
& 19
\end{aligned}
\] & & \[
\begin{aligned}
& \text { FD } \\
& 39
\end{aligned}
\] & & \[
\begin{aligned}
& \text { FD } \\
& 29
\end{aligned}
\] \\
\hline Add with Carry and set ADC flags & HL & \[
\begin{aligned}
& \text { ED } \\
& 4 \mathrm{~A}
\end{aligned}
\] & \[
\begin{aligned}
& \text { ED } \\
& 5 A
\end{aligned}
\] & \[
\begin{aligned}
& \text { ED } \\
& 6 A
\end{aligned}
\] & \[
\begin{aligned}
& \text { ED } \\
& 7 \mathrm{~A}
\end{aligned}
\] & & \\
\hline Subtract with Carry and set SBC flags & HL & \[
\begin{aligned}
& \text { ED } \\
& 42
\end{aligned}
\] & \[
\begin{gathered}
\text { ED } \\
52
\end{gathered}
\] & \[
\begin{aligned}
& \text { ED } \\
& 62
\end{aligned}
\] & \[
\begin{aligned}
& \text { ED } \\
& 72
\end{aligned}
\] & & \\
\hline \multicolumn{2}{|l|}{Increment (INC)} & 03 & 13 & 23 & 33 & \[
\begin{aligned}
& \text { DD } \\
& 23
\end{aligned}
\] & \[
\begin{aligned}
& \text { FD } \\
& 23
\end{aligned}
\] \\
\hline \multicolumn{2}{|l|}{Decrement (DEC)} & DB & 1B & 2B & 3B & \[
\begin{aligned}
& \text { DD } \\
& \text { 2B }
\end{aligned}
\] & \[
\begin{aligned}
& \text { FD } \\
& \text { 2B }
\end{aligned}
\] \\
\hline
\end{tabular}

Note: Descriptions of the \(\underline{16-\text { Bit Arithmetic Group instructions begin on page } 187 .}\)

53

\section*{Rotate and Shift}

A major feature of the Z80 CPU is to rotate or shift data in the Accumulator, any generalpurpose register, or any memory location. All of the Rotate and Shift op codes are depicted in Figure 39. Also included in the Z80 CPU are arithmetic and logical shift operations. These operations are useful in a wide range of applications including integer multiplication and division. Two BCD digit rotate instructions (RRD and RLD) allow a digit in the Accumulator to be rotated with the two digits in a memory location pointed to by register pair HL. These instructions allow for efficient BCD arithmetic.

\section*{Z80 CPU}

\section*{User Manual}


Figure 39. Rotates and Shifts

Note: Descriptions of the Rotate and Shift Group instructions begin on page 204.

\section*{Bit Manipulation}

The ability to set, reset, and test individual bits in a register or memory location is required in almost every program. These bits can be flags in a general-purpose software routine, indications of external control conditions, or data packed into memory locations, making memory utilization more efficient.
With a single instruction, the Z80 CPU can set, reset, or test any bit in the Accumulator, in any general-purpose register, or in any memory location. Table 14 lists the 240 instructions that are available for this purpose.

Table 14. Bit Manipulation Group


Table 14. Bit Manipulation Group (Continued)


Table 14. Bit Manipulation Group (Continued)
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline & & \multicolumn{7}{|c|}{Register Addressing} & Register Indirect & \multicolumn{2}{|r|}{Indexed} \\
\hline \multirow[t]{4}{*}{Rest Bit RES (cont'd.)} & \multirow{4}{*}{7} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{BF}
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { B8 }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& 89
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& 8 \mathrm{~A}
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { B8 }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& 8 \mathrm{C}
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{BD}
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& 9 \mathrm{E}
\end{aligned}
\]} & DD & DD \\
\hline & & & & & & & & & & C8 & C8 \\
\hline & & & & & & & & & & d & d \\
\hline & & & & & & & & & & BE & BE \\
\hline \multirow[t]{32}{*}{Set Bit SET} & \multirow{4}{*}{0} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{C} 7
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { C0 }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{C} 1
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{C} 2
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{C} 3
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{C} 4
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{C} 5
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{C} 6
\end{aligned}
\]} & DD & FD \\
\hline & & & & & & & & & & C8 & C8 \\
\hline & & & & & & & & & & d & d \\
\hline & & & & & & & & & & C6 & C6 \\
\hline & \multirow{4}{*}{1} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{CF}
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{C} 8
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{C} 9
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { CA }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{C} 8
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{CC}
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { CD }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{CE}
\end{aligned}
\]} & DD & FD \\
\hline & & & & & & & & & & C8 & C8 \\
\hline & & & & & & & & & & d & d \\
\hline & & & & & & & & & & CE & CE \\
\hline & \multirow{4}{*}{2} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{D} 7
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { DO }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { D1 }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { D2 }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { D3 }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { D4 }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { DS }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { D6 }
\end{aligned}
\]} & DD & FD \\
\hline & & & & & & & & & & C8 & C8 \\
\hline & & & & & & & & & & d & d \\
\hline & & & & & & & & & & D6 & D6 \\
\hline & \multirow{4}{*}{3} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{DF}
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { D8 }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& 09
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { DA }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { DS }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { DC }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { DD }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{DE}
\end{aligned}
\]} & DD & FD \\
\hline & & & & & & & & & & C8 & C8 \\
\hline & & & & & & & & & & d & d \\
\hline & & & & & & & & & & DE & DE \\
\hline & \multirow{4}{*}{4} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \text { E7 }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{E} 0
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{E} 1
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{E} 2
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{E} 3
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{E} 4
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{E} 5
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{E} 6
\end{aligned}
\]} & DD & FD \\
\hline & & & & & & & & & & C8 & C8 \\
\hline & & & & & & & & & & d & d \\
\hline & & & & & & & & & & E6 & E6 \\
\hline & \multirow{4}{*}{5} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{EF}
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{E} 8
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{E} 9
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { EA }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{~EB}
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{EC}
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{ED}
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{EE}
\end{aligned}
\]} & DD & FD \\
\hline & & & & & & & & & & C8 & C8 \\
\hline & & & & & & & & & & d & d \\
\hline & & & & & & & & & & EE & EE \\
\hline & \multirow{4}{*}{6} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { F7 }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { FO }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { F1 }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { F2 }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { F3 }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { F4 }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { FS }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { F6 }
\end{aligned}
\]} & DD & FD \\
\hline & & & & & & & & & & C8 & C8 \\
\hline & & & & & & & & & & d & d \\
\hline & & & & & & & & & & F6 & F6 \\
\hline & \multirow{4}{*}{7} & \multirow[t]{4}{*}{} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { F8 }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { F9 }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { FA }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { FB }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { FC }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \text { C8 } \\
& \text { FD }
\end{aligned}
\]} & \multirow{4}{*}{\[
\begin{aligned}
& \mathrm{C} 8 \\
& \mathrm{FE}
\end{aligned}
\]} & DD & FD \\
\hline & & & & & & & & & & C8 & C8 \\
\hline & & & & & & & & & & d & d \\
\hline & & & & & & & & & & FE & FE \\
\hline
\end{tabular}

\section*{Z80 CPU}

User Manual
zilog
Embedded in Lifo
AnIIXYS Company

Register addressing can specify the Accumulator or any general-purpose register on which an operation is to be performed. Register Indirect and Indexed addressing are available for operations at external memory locations. Bit test operations set the Zero flag \((Z)\) if the tested bit is a 0 .

Note: Descriptions of the Bit Set, Reset, and Test Group instructions begin on page 242.

\section*{Jump, Call, and Return}

Table 15 lists all of the jump, call, and return instructions implemented in the Z80 CPU. A jump is a branch in a program in which the program counter is loaded with a 16 -bit value as specified by one of the three available addressing modes (Immediate Extended, Relative, or Register Indirect). In Table 15, the jump group includes several conditions that can be specified before the jump is made. If these conditions are not met, the program merely continues with the next sequential instruction. The conditions are all dependent on the data in the Flag Register. The immediate extended addressing is used to jump to any location in the memory. This instruction requires three bytes (i.e., two bytes designated to specifying the 16 -bit address), with the low-order address byte first, followed by the high-order address byte.

An example of an unconditional jump to memory location 3E32h is shown in Figure 40.


Figure 40. Example of an Unconditional Jump Sequence

The Relative Jump instruction uses only two bytes, the second byte is a signed two's complement displacement from the existing Program Counter. This displacement can be in the range of +129 to -126 and is measured from the address of the instruction op code.

Table 15. Jump, Call, and Return Group
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multicolumn{13}{|c|}{Condition} \\
\hline & & & UnCond. & Carry & NonCarry & Zero & \begin{tabular}{l}
Non- \\
Zero
\end{tabular} & Parity Even & Parity Odd & Sign Neg & Sign Pos & \[
\begin{gathered}
\text { Reg } \\
B^{1} 0
\end{gathered}
\] \\
\hline JUMP JP & IMMED. EXT. & nn & \[
\begin{gathered}
\mathrm{C} 3 \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\text { D8 } \\
\text { n } \\
\text { n }
\end{gathered}
\] & \[
\begin{gathered}
\hline \text { D2 } \\
\text { n } \\
\text { n }
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{CA} \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{C} 2 \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{EA} \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\text { E2 } \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\text { FA } \\
\text { n } \\
\text { n }
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{F} 2 \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \\
\hline JUMP JR & RELATIVE & PC+e & \[
\begin{gathered}
18 \\
\mathrm{e}-2
\end{gathered}
\] & \[
\begin{gathered}
38 \\
e-2
\end{gathered}
\] & \[
\begin{gathered}
30 \\
e-2
\end{gathered}
\] & \[
\begin{gathered}
28 \\
\mathrm{e}-2
\end{gathered}
\] & \[
\begin{gathered}
20 \\
e-2
\end{gathered}
\] & & & & & \\
\hline \multirow{3}{*}{JUMP JP} & \multirow{3}{*}{Register INDIR.} & (HL) & EB & & & & & & & & & \\
\hline & & (IX) & \[
\begin{aligned}
& \text { DD } \\
& \text { E9 }
\end{aligned}
\] & & & & & & & & & \\
\hline & & (IY) & \[
\begin{aligned}
& \text { FD } \\
& \text { E9 }
\end{aligned}
\] & & & & & & & & & \\
\hline CALL & IMMED. EXT. & nn & \[
\begin{gathered}
C D \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\text { DC } \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\text { D4 } \\
\text { n } \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{CC} \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{C} 4 \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{EC} \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{E} 4 \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{FC} \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \[
\begin{gathered}
\text { F4 } \\
\mathrm{n} \\
\mathrm{n}
\end{gathered}
\] & \\
\hline Decrement B, Jump If Non-Zero DJNZ & RELATIVE & PC+e & & & & & & & & & & \[
\begin{gathered}
10 \\
\mathrm{e}-2
\end{gathered}
\] \\
\hline Return RE & \multirow{3}{*}{REGISTER INDIR.} & \multirow{3}{*}{\[
\begin{gathered}
(\mathrm{SP}) \\
(\mathrm{SP}+1)
\end{gathered}
\]} & C9 & D8 & D0 & C8 & CO & E8 & E0 & F8 & F0 & \\
\hline Return From Interrupt RETI & & & \[
\begin{aligned}
& \text { ED } \\
& \text { 4D }
\end{aligned}
\] & & & & & & & & & \\
\hline Return From NonMaskable Interrupt RETN & & & \[
\begin{aligned}
& \text { ED } \\
& 45
\end{aligned}
\] & & & & & & & & & \\
\hline
\end{tabular}

Note: Descriptions of the Jump Group instructions begin on page 261.

Three types of Register Indirect jumps are also included. These instructions are implemented by loading the register pair HL or one of the index registers IX or IY directly into the Program Counter. This feature allows for program jumps to be a function of previous calculations.

A Call is a special form of a jump in which the address of the byte following the call instruction is pushed onto the stack before the jump is made. A return instruction is the reverse of a call because the data on the top of the stack is popped directly into the Pro-
gram Counter to form a jump address. The call and return instructions allow for simple subroutine and interrupt handling. Two special return instruction are included in the Z80 family of microprocessors. The return from interrupt instruction (RETI) and the return from nonmaskable interrupt (RETN) are treated in the CPU as an unconditional return identical to the op code C9h. The difference is that (RETI) can be used at the end of an interrupt routine and all Z80 peripheral chips recognize the execution of this instruction for proper control of nested priority interrupt handling. This instruction, coupled with the Z80 CPU's peripheral devices implementation, simplifies the normal return from nested interrupt. Without this feature, the following software sequence is necessary to inform the interrupting device that the interrupt routine is completed:
```

Disable Interrupt ; Prevent interrupt before routine is exited.
LD A, n ; Notify peripheral that service routine
; is complete.
OUT n, A
Enable Interrupt
Return

```

This seven-byte sequence can be replaced with the one-byte EI instruction and the twobyte RETI instruction in the Z80 CPU. This instruction is important because interrupt service time often must be minimized.

The DJNZ instruction is used to facilitate program loop control. This two-byte relative jump instruction decrements Register B, and the jump occurs if Register B is not decremented to 0 . The relative displacement is expressed as a signed two's complement number. A simple example of its use is shown in Table 16.

Table 16. Example Usage of the DJNZ Instruction
\begin{tabular}{lll}
\hline Address & Instruction & Comments \\
\hline\(N, N+1\) & LD B, 7 & ; Set B Register to count of 7 \\
\hline\(N+2\) to \(N+9\) & (Perform a sequence of instructions) & ; Loop to be performed 7 times \\
\hline\(N+10, N+11\) & DJNZ -8 & ; To jump from \(N+12\) to \(N+2\) \\
\hline\(N+12\) & (Next instruction) & \\
\hline
\end{tabular}

Table 17 lists the eight op codes for the Restart instruction, which is a single-byte call to any of the eight addresses listed. A simple mnemonic for each of these eight calls is also listed. The Restart instruction is useful for frequently-used routines due to its minimal memory consumption.

Table 17. Restart Group
\begin{tabular}{|c|c|c|}
\cline { 2 - 4 } \multicolumn{1}{c|}{} & Op Code \\
\hline \multirow{4}{*}{ CALL Address } & 0000 h & C7 \\
\cline { 2 - 3 } & 0008 h & CF \\
\cline { 2 - 3 } & 0010 h & D7 \\
\cline { 2 - 3 } & 0018 h & DF \\
\cline { 2 - 3 } & 0020 h & E 7 \\
\cline { 2 - 3 } & 0028 h & EF \\
\cline { 2 - 3 } & 0030 h & F 7 \\
\cline { 2 - 3 } & 0038 h & FF \\
\hline
\end{tabular}

RST 0
RST 8
RST 16
RST 24
RST 32
RST 40
RST 48
RST 56

Note: Descriptions of the Call and Return Group instructions begin on page 280.

\section*{Input/Output}

The Z80 CPU contains an extensive set of input and output instructions, as shown in Tables 18 and 19. The addressing of the input or output device can be either absolute or Register Indirect, using the C register. In the Register Indirect addressing mode, data can be transferred between the I/O devices and any of the internal registers. In addition, eight block transfer instructions are implemented. These instructions are similar to the memory block transfers except that they use register pair HL for a pointer to the memory source (output commands) or destination (input commands) while Register B is used as a byte counter. Register C holds the address of the port for which the input or output command is required. Because Register B is eight bits in length, the I/O block transfer command handles up to 256 bytes.
In the IN A and OUT n, A instructions, the I/O device's \(n\) address appears in the lower half of the address bus (A7-A0), while the Accumulator content is transferred in the upper half of the address bus. In all Register Indirect input output instructions, including block I/O transfers, the contents of the C Register are transferred to the lower half of the address bus (device address) while the contents of Register B are transferred to the upper half of the address bus.

\section*{Z80 CPU}

User Manual

Table 18. Input Group


Table 19. 8-Bit Arithmetic and Logic


Note: Descriptions of the Input and Output Group instructions begin on page 294.

\section*{CPU Control Group}

Table 20 shows the six general-purpose CPU control instructions. The HALT instruction suspends CPU operation until a subsequent interrupt is received, while the DI and EI are used to lock out and enable interrupts. The three interrupt mode commands set the CPU to any of the three available interrupt response modes; each of these is described in the next paragraph. The NOP instruction has no function.

Table 20. Miscellaneous CPU Control
\begin{tabular}{|c|c|c|}
\hline NOP & 00 & \\
\hline HALT & 76 & \\
\hline Disable INT (EI) & F3 & \\
\hline Enable INT (EI) & FB & \\
\hline Set INT Mode 0 IM0 & \[
\begin{aligned}
& \text { ED } \\
& 46
\end{aligned}
\] & 8080A mode \\
\hline Set INT Mode 1 IM1 & \[
\begin{aligned}
& \text { ED } \\
& 56
\end{aligned}
\] & Call to address 0038h \\
\hline Set INT Mode 2 IM2 & \[
\begin{aligned}
& \mathrm{ED} \\
& 5 \mathrm{E}
\end{aligned}
\] & Indirect call using Register I and B bits from INTER device as a pointer \\
\hline
\end{tabular}

If Mode 0 is set, the interrupting device can insert any instruction on the data bus and allow the CPU to execute it. Mode 1 is a simplified mode in which the CPU automatically executes a restart (RST) at address 0038 h so that no external hardware is required (the old Program Counter content is pushed onto the stack). Mode 2 is the most powerful because it allows for an indirect call to any location in memory. With this mode, the CPU forms a 16-bit memory address in which the upper eight bits are the contents of Register I, and the lower eight bits are supplied by the interrupting device. This address points to the first of two sequential bytes in a table in which the address of the service routine is located, as shown in Figure 41. The CPU automatically obtains the starting address and performs a CALL instruction to this address.


Figure 41. Mode 2 Interrupt Command

\section*{Z80 Instruction Set}

This chapter provides a description of the assembly language instructions available with the Z80 CPU.

\section*{Z80 Assembly Language}

Assembly language allows the user to write a program without concern for memory addresses or machine instruction formats. It uses symbolic addresses to identify memory locations and mnemonic codes (op codes and operands) to represent the instructions. Labels (symbols) are assigned to a particular instruction step in a source program to identify that step as an entry point for use in subsequent instructions. Operands following each instruction represent storage locations, registers, or constant values. The assembly language also includes assembler directives that supplement the machine instruction. A pseudo-op, for example, is a statement that is not translated to a machine instruction, but rather is interpreted as a directive that controls the assembly process.
A program written in assembly language is called a source program, which consists of symbolic commands called statements. Each statement is written on a single line and can consist of one to four entries: A label field, an operation field, an operand field, and a comment field. The source program is processed by the assembler to obtain a machine language program (object program) that can be executed directly by the Z80 CPU.

Zilog provides several assemblers that differ in the features offered. Both absolute and relocatable assemblers are available with the Development and Micro-computer Systems. The absolute assembler is contained in base level software operating in a 16 K memory space, while the relocating assembler is part of the RIO environment operating in a 32 K memory space.

\section*{Z80 Status Indicator Flags}

The Flag registers, F and \(\mathrm{F}^{\prime}\), supply information to the user about the status of the Z80 CPU at any particular time. The bit positions for each flag are listed in Table 21 and defined in

Table 21. Flag Register Bit Positions
\begin{tabular}{lcccccccc}
\hline Bit & \(\mathbf{7}\) & \(\mathbf{6}\) & \(\mathbf{5}\) & \(\mathbf{4}\) & \(\mathbf{3}\) & \(\mathbf{2}\) & \(\mathbf{1}\) & \(\mathbf{0}\) \\
\hline Position & S & Z & X & H & X & P/V & N & C \\
\hline
\end{tabular}

\title{
Table 22. Flag Definitions
}
\begin{tabular}{ll}
\hline Symbol & Field Name \\
\hline C & Carry Flag \\
\hline N & Add/Subtract \\
\hline P/V & Parity/Overflow Flag \\
\hline\(H\) & Half Carry Flag \\
\hline Z & Zero Flag \\
\hline S & Sign Flag \\
\hline X & Not Used \\
\hline
\end{tabular}

Each of these two Flag registers contains 6 bits of status information that are set or cleared by CPU operations; bits 3 and 5 are not used. Four of these bits ( \(\mathrm{C}, \mathrm{P} / \mathrm{V}, \mathrm{Z}\), and S ) can be tested for use with conditional JUMP, CALL, or RETURN instructions. The H and N flags cannot be tested; these two flags are used for BCD arithmetic.

\section*{Carry Flag}

The Carry Flag (C) is set or cleared depending on the operation being performed. For ADD instructions that generate a Carry, and for SUB instructions that generate a Borrow, the Carry Flag is set. The Carry Flag is reset by an ADD instruction that does not generate a Carry, and by a SUB instruction that does not generate a Borrow. This saved Carry facilitates software routines for extended precision arithmetic. Additionally, the DAA instruction sets the Carry Flag if the conditions for making the decimal adjustment are met.

For the RLA, RRA, RLS, and RRS instructions, the Carry bit is used as a link between the least-significant byte (LSB) and the most-significant byte (MSB) for any register or memory location. During the RLCA, RLC, and SLA instructions, the Carry flag contains the final value shifted out of bit 7 of any register or memory location. During the RRCA, RRC, SRA, and SRL instructions, the Carry flag contains the final value shifted out of bit 0 of any register or memory location.

For the logical instructions AND, OR, and XOR, the Carry flag is reset.
The Carry flag can also be set by the Set Carry Flag (SCF) instruction and complemented by the Compliment Carry Flag (CCF) instruction.

\section*{Add/Subtract Flag}

The Add/Subtract Flag (N) is used by the Decimal Adjust Accumulator instruction (DAA) to distinguish between the ADD and SUB instructions. For ADD instructions, N is cleared to 0 . For SUB instructions, N is set to 1 .

\section*{Decimal Adjust Accumulator Flag}

The Decimal Adjust Accumulator (DAA) instruction uses this flag to distinguish between ADD and SUBTRACT instructions. For all ADD instructions, N sets to 0 . For all SUBTRACT instructions, N sets to 1 .

\section*{ParitylOverflow Flag}

The Parity/Overflow (P/V) Flag is set to a specific state depending on the operation being performed. For arithmetic operations, this flag indicates an overflow condition when the result in the Accumulator is greater than the maximum possible number ( +127 ) or is less than the minimum possible number \((-128)\). This overflow condition is determined by examining the sign bits of the operands.
For addition, operands with different signs never cause overflow. When adding operands with similar signs and the result contains a different sign, the Overflow Flag is set, as shown in the following example.
```

+120 = 0111 1000 ADDEND
+105 = 0110 1001 AUGEND
+225 = 1110 0001 (-95)

```

The two numbers added together result in a number that exceeds +127 and the two positive operands result in a negative number (-95), which is incorrect. The Overflow Flag is therefore set.

For subtraction, overflow can occur for operands of unalike signs. Operands of alike signs never cause overflow, as shown in the following example.
\begin{tabular}{rrll}
+127 & 0111 & 1111 & MINUEND \\
\((-)\) & -64 & 1100 & 0000
\end{tabular} SUBTRAHEND

The minuend sign has changed from a positive to a negative, resulting in an incorrect difference; the Overflow Flag is set.
Another method for identifying an overflow is to observe the Carry to and out of the sign bit. If there is a Carry in and no Carry out, or if there is no Carry in and a Carry out, then an Overflow has occurred.

This flag is also used with logical operations and rotate instructions to indicate the resulting parity is even. The number of 1 bits in a byte are counted. If the total is Odd, ODD parity is flagged (i.e., \(P=0\) ). If the total is even, even parity is flagged (i.e., \(P=1\) ).

During the CPI, CPIR, CPD, and CPDR search instructions and the LDI, LDIR, LDD, and LDDR block transfer instructions, the P/V Flag monitors the state of the Byte Count (BC) Register. When decrementing, if the byte counter decrements to 0 , the flag is cleared to 0 ; otherwise the flag is set tol.

During the LD \(A, I\) and LD \(A, R\) instructions, the \(\mathrm{P} / \mathrm{V}\) Flag is set with the value of the interrupt enable flip-flop (IFF2) for storage or testing.

When inputting a byte from an I/O device with an IN \(r,(C)\) instruction, the P/V Flag is adjusted to indicate data parity.

\section*{Half Carry Flag}

The Half Carry Flag \((\mathrm{H})\) is set (1) or cleared (0) depending on the Carry and Borrow status between bits 3 and 4 of an 8 -bit arithmetic operation. This flag is used by the Decimal Adjust Accumulator (DAA) instruction to correct the result of a packed BCD add or subtract operation. The H Flag is set (1) or cleared (0) as shown in Table 23.

Table 23. Half Carry Flag Add/Subtract Operations
\begin{tabular}{lll}
\hline H Flag & Add & Subtract \\
\hline 1 & A Carry occurs from bit 3 to bit 4 & A Borrow from bit 4 occurs \\
0 & No Carry occurs from bit 3 to bit 4 & No Borrow from bit 4 occurs \\
\hline
\end{tabular}

\section*{Zero Flag}

The Zero Flag ( \(Z\) ) is set (1) or cleared (0) if the result generated by the execution of certain instructions is 0 .

For 8-bit arithmetic and logical operations, the Z flag is set to a 1 if the resulting byte in the Accumulator is 0 . If the byte is not 0 , the Z flag is reset to 0 .

For Compare (search) instructions, the Z flag is set to 1 if the value in the Accumulator is equal to the value in the memory location indicated by the value of the register pair HL.
When testing a bit in a register or memory location, the Z flag contains the complemented state of the indicated bit (see Bit b, \(r\) in the Bit Set, Reset, and Test Group section on page 242).

When inputting or outputting a byte between a memory location and an INI, IND, OUTI, or OUTD I/O device, if the result of decrementing Register B is 0 , then the \(Z\) flag is 1 ; otherwise, the Z flag is 0 . Additionally, for byte inputs from \(\mathrm{I} / \mathrm{O}\) devices using \(\mathrm{IN} r\), (C), the Z flag is set to indicate a 0 -byte input.

\section*{Sign Flag}

The Sign Flag (S) stores the state of the most-significant bit of the Accumulator (bit 7). When the Z80 CPU performs arithmetic operations on signed numbers, the binary twoscomplement notation is used to represent and process numeric information. A positive number is identified by a 0 in Bit 7 . A negative number is identified by a 1 . The binary equivalent of the magnitude of a positive number is stored in bits 0 to 6 for a total range of from 0 to 127. A negative number is represented by the twos complement of the equivalent positive number. The total range for negative numbers is from -1 to -128 .

When inputting a byte from an I/O device to a register using an IN \(r,(C)\) instruction, the S Flag indicates either positive \((S=0)\) or negative \((S=1)\) data.

\section*{Z80 Instruction Description}

Execution time (E.T.) for each instruction is provided in microseconds for an assumed 4 MHz clock. Total machine cycles \((\mathrm{M})\) are indicated with total clock periods, or \(T\) states. Also indicated are the number of T states for each M cycle, as shown in the following example.
\begin{tabular}{ccc} 
M Cycles & T States & E.T. \\
2 & \(7(4,3) 4 \mathrm{MHz}\) & 1.75
\end{tabular}

This example indicates that the instruction consists of two machine cycles. The first cycle contains 4 clock periods/T states). The second cycle contains 3 clock periods, for a total of 7 clock periods/T states. The instruction executes in 1.75 microseconds.

In the register format of each of the instructions that follow, the most-significant bit to the left and the least-significant bit to the right.

\section*{Z80 CPU}

User Manual

\section*{8-Bit Load Group}

The following 8-bit load instructions are each described in this section. Simply click to jump to an instruction's description to learn more.
LD r, \(\mathrm{r}^{\prime}\) - see page 71
LD r,n - see page 72
LD r, (HL) - see page 74
LD r, (IX + d) - see page 75
LD r, (IY+d) - see page 77
LD (HL), r - see page 79
LD (IX +d ), r - see page 81
\(\underline{\text { LD (IY }+\mathrm{d}), \mathrm{r}}\) - see page 83
LD (HL), \(n\) - see page 85
LD (IX+d), n - see page 86
LD (IY +d ), n - see page 87
LD A, (BC) - see page 88
LD A, (DE) - see page 89
LD A, (nn) - see page 90
LD (BC), A - see page 91
LD (DE), A - see page 92
LD (nn), A - see page 93
LD A, I - see page 94
LD A, R - see page 95
LD I,A - see page 96
LD R, A - see page 97
\(L D r, r^{\prime}\)

\section*{Operation}
\(\mathrm{r}, \leftarrow \mathrm{r}^{\prime}\)

\section*{Op Code}

LD

\section*{Operands}
\(r, r^{\prime}\)


\section*{Description}

The contents of any register \(r^{\prime}\) are loaded to any other register \(r . r, r^{\prime}\) identifies any of the registers \(\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D}, \mathrm{E}, \mathrm{H}\), or L , assembled as follows in the object code:
\begin{tabular}{cc} 
Register & \(\mathbf{r}, \mathbf{C}\) \\
A & 111 \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101
\end{tabular}

\section*{M Cycles T States MHz E.T.}

1
4
1.0

\section*{Condition Bits Affected}

None.

\section*{Example}

If the H Register contains the number 8 Ah , and the E register contains 10 h , the instruction LD H, E results in both registers containing 10 h .

\section*{Z80 CPU}

User Manual

72

LD r,n

\section*{Operation}
\(\mathrm{r} \leftarrow \mathrm{n}\)

\section*{Op Code}

LD

\section*{Operands}
\(r, n\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & \(\hookrightarrow\) & r & \(\bullet\) & 1 & 1 & 0 \\
\hline \hline & & & & n & & & \\
\hline
\end{tabular}

\section*{Description}

The 8 -bit integer \(n\) is loaded to any register \(r\), in which \(r\) identifies registers A, B, C, D, E, H , or L , assembled as follows in the object code:
\begin{tabular}{cc} 
Register & r \\
A & 111 \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101
\end{tabular}
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 M H z}\) E.T. \\
2 & \(7(4,3)\) & 1.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

Upon the execution of an LD E, A5h instruction, Register E contains A5h.

\section*{Z80 CPU}

User Manual
zilog
Embedded in Lifo
An LIXYS Company

LD r, (HL)

\section*{Operation}
\(\mathrm{r} \leftarrow(\mathrm{HL})\)

\section*{Op Code}

LD

\section*{Operands}
\(r,(H L)\)


\section*{Description}

The 8-bit contents of memory location (HL) are loaded to register \(r\), in which \(r\) identifies registers \(\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D}, \mathrm{E}, \mathrm{H}\), or L , assembled as follows in the object code:
\begin{tabular}{cc} 
Register & \(\mathbf{r}\) \\
A & 111 \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101
\end{tabular}
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
2 & \(7(4,3)\) & 1.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If register pair HL contains the number 75A1h, and memory address 75A1h contains byte 58 h , the execution of LD C, (HL) results in 58 h in Register C.

LD r, (IX+d)

\section*{Operation}
\(\mathrm{r} \leftarrow(\mathrm{IX}+\mathrm{d})\)
Op Code
LD
Operands
\(r,(I X+d)\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
\hline 0 & 1 & \(\leftrightarrow\) & r & \(\longrightarrow\) & 1 & 1 & 0 \\
\hline \hline & DD \\
\hline \hline & & & & d & & & \\
\hline
\end{tabular}

\section*{Description}

The ( \(I X+d\) ) operand (i.e., the contents of Index Register IX summed with two's-complement displacement integer \(d\) ) is loaded to register \(r\), in which \(r\) identifies registers A, B, C, D, E, H, or L, assembled as follows in the object code:
\begin{tabular}{cc} 
Register & r \\
A & 111 \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101
\end{tabular}
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
5 & \(19(4,4,3,5\), & 2.50
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Z80 CPU}

User Manual

\section*{Example}

If Index Register IX contains the number 25AFh, the instruction LD B, (IX+19h) allows the calculation of the sum \(25 \mathrm{AFh}+19 \mathrm{~h}\), which points to memory location 25 C 8 h . If this address contains byte 39 h , the instruction results in Register B also containing 39 h .

\section*{LD r, (IY+d)}

\section*{Operation}
\(\mathrm{r} \leftarrow(\mathrm{IY}+\mathrm{D})\)
Op Code
LD
Operands
\(r,(l Y+d)\)


\section*{Description}

The operand \((I Y+d)\) loads the contents of Index Register IY summed with two's-complement displacement integer, \(d\), to register \(r\), in which \(r\) identifies registers A, B, C, D, E, H, or L , assembled as follows in the object code:
\begin{tabular}{cc} 
Register & \(\mathbf{r}\) \\
A & 111 \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101
\end{tabular}
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
5 & \(19(4,4,3,5,3)\) & 4.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Z80 CPU}

User Manual

\section*{Example}

If Index Register IY contains the number 25AFh, the instruction LD B, (IY+19h) allows the calculation of the sum \(25 \mathrm{AFh}+19 \mathrm{~h}\), which points to memory location 25 C 8 h . If this address contains byte 39 h , the instruction results in Register B also containing 39 h .

\section*{LD (HL), r}

\section*{Operation}
\((\mathrm{HL}) \leftarrow \mathrm{r}\)

\section*{Op Code}

LD

\section*{Operands}
(HL), r
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 1 & 1 & 1 & 0 & r & \\
\hline
\end{tabular}

\section*{Description}

The contents of register \(r\) are loaded to the memory location specified by the contents of the HL register pair. The \(r\) symbol identifies registers A, B, C, D, E, H, or L, assembled as follows in the object code:
\begin{tabular}{ccc} 
Register & r & \\
A & 111 & \\
B & 000 & \\
C & 001 & \\
D & 010 & \\
E & 011 & \\
H & 100 & \\
L & 101 & \\
& & \\
M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
2 & \(7(4,3)\) & 1.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Z80 CPU} User Manual

\section*{Example}

If the contents of register pair HL specify memory location 2146 h and Register B contains byte 29 h , then upon the execution of an LD (HL), B instruction, memory address 2146 h also contains 29 h .

\section*{LD (IX+d), r}

\section*{Operation}
\((\mathrm{IX}+\mathrm{d}) \leftarrow \mathrm{r}\)

\section*{Op Code}

LD

\section*{Operands}
\((I X+d), r\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
\hline 0 & 1 & 1 & 1 & 0 & DD & r & \(\longrightarrow\) \\
\hline \hline & & & & d & & & \\
\hline
\end{tabular}

\section*{Description}

The contents of register \(r\) are loaded to the memory address specified by the contents of Index Register IX summed with \(d\), a two's-complement displacement integer. The \(r\) symbol identifies registers A, B, C, D, E, H, or L, assembled as follows in the object code:
\begin{tabular}{cc} 
Register & \(\mathbf{r}\) \\
A & 111 \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101
\end{tabular}
\begin{tabular}{ccc} 
M Cycles & \(\mathbf{T}\) States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
5 & \(19(4,4,3,5,3)\) & 4.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Z80 CPU}

User Manual


\section*{Example}

If the C register contains byte 1 Ch , and Index Register IX contains 3100 h , then the instruction LID (IX +6 h ), \(C\) performs the sum \(3100 \mathrm{~h}+6 \mathrm{~h}\) and loads 1 Ch to memory location 3106h.

\section*{LD (IY+d), r}

\section*{Operation}
\((1 \mathrm{Y}+\mathrm{d}) \leftarrow \mathrm{r}\)

\section*{Op Code}

LD

\section*{Operands}
\((I Y+d), r\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 \\
\hline \hline 0 & 1 & 1 & 1 & 0 & \(\hookrightarrow\) & r & \(\bullet\) \\
\hline \hline & & & & d & & & \\
\hline
\end{tabular}

\section*{Description}

The contents of resister \(r\) are loaded to the memory address specified by the sum of the contents of Index Register IY and d, a two's-complement displacement integer. The \(r\) symbol is specified according to the following table.
\begin{tabular}{cc} 
Register & \(\mathbf{r}\) \\
A & 111 \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101
\end{tabular}
\begin{tabular}{ccc} 
M Cycles & T States & 4 MHz E.T. \\
5 & \(19(4,4,3,5,3)\) & 4.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Z80 CPU}

User Manual


\section*{Example}

If the C register contains byte 48 h , and Index Register IY contains 2A11h, then the instruction LD \((I Y+4 \mathrm{~h}), C\) performs the sum \(2 \mathrm{~A} 11 \mathrm{~h}+4 \mathrm{~h}\), and loads 48 h to memory location 2A15.

\section*{LD (HL), n}

\section*{Operation}
\((\mathrm{HL}) \leftarrow \mathrm{n}\)

\section*{Op Code}

LD

\section*{Operands}
(HL), n


\section*{Description}

The \(n\) integer is loaded to the memory address specified by the contents of the HL register pair.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
3 & \(10(4,3,3)\) & 2.50
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If the HL register pair contains 4444 h , the instruction LD (HL), 28 h results in the memory location 4444 h containing byte 28 h .

\section*{Z80 CPU}

User Manual

LD (IX+d), \(n\)

\section*{Operation}
\((\mathrm{IX}+\mathrm{d}) \leftarrow \mathrm{n}\)

\section*{Op Code}

LD

\section*{Operands}
\((I X+d), n\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
DD \\
\hline 0 & 0 & 1 & 1 & 0 & 1 & 1 & 0 \\
\hline
\end{tabular} 36

\section*{Description}

The \(n\) operand is loaded to the memory address specified by the sum of Index Register IX and the two's complement displacement operand \(d\).
\[
\begin{array}{ccc}
\text { M Cycles } & \text { T States } & 4 \text { MHz E.T. } \\
5 & 19(4,4,3,5,3) & 4.75
\end{array}
\]

\section*{Condition Bits Affected}

None.

\section*{Example}

If Index Register IX contains the number 219Ah, then upon execution of an LD (IX +5 h ), 5Ah instruction, byte 5Ah is contained in memory address 219 Fh .

\section*{LD (IY+d), n}

\section*{Operation}
\((\mathrm{lY}+\mathrm{d}) \leftarrow \mathrm{n}\)

\section*{Op Code}

LD

\section*{Operands}
\((l Y+d), n\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 \\
FD \\
\hline 0 & 0 & 1 & 1 & 0 & 1 & 1 & 0 \\
\hline
\end{tabular} 36

\section*{Description}

The \(n\) integer is loaded to the memory location specified by the contents of Index Register summed with the two's-complement displacement integer, \(d\).
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z ~ E . T . ~}\) \\
5 & \(19(4,4,3,5,3)\) & 2.50
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If Index Register IY contains the number A940h, the instruction LD (IY+10h), 97h results in byte 97 h in memory location A950h.

\section*{Z80 CPU}

User Manual

\section*{LD A, (BC)}

\section*{Operation}
\(\mathrm{A} \leftarrow(\mathrm{BC})\)

\section*{Op Code}

LD

\section*{Operands}

A, (BC)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & 0 & 0 & 1 & 0 & 1 & 0 \\
\hline
\end{tabular}

\section*{Description}

The contents of the memory location specified by the contents of the BC register pair are loaded to the Accumulator.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
2 & \(7(4,3)\) & 1.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If the BC register pair contains the number 4747 h , and memory address 474 h contains byte 12 h , then the instruction LD A, (BC) results in byte 12 h in Register A.

\section*{LD A, (DE)}

\section*{Operation}
\(\mathrm{A} \leftarrow(\mathrm{DE})\)
Op Code
LD

\section*{Operands}

A, (DE)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & 0 & 1 & 1 & 0 & 1 & 0 \\
\hline
\end{tabular}

\section*{Description}

The contents of the memory location specified by the register pair DE are loaded to the Accumulator.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
2 & \(7(4,3)\) & 1.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If the DE register pair contains the number 30A2h and memory address 30 A 2 h contains byte 22 h , then the instruction LD \(A\), (DE) results in byte 22 h in Register A.

\section*{Z80 CPU}

User Manual

LD A, (nn)

\section*{Operation}
\(\mathrm{A} \leftarrow(\mathrm{nn})\)

\section*{Op Code}

LD

\section*{Operands}

A, (nn)


\section*{Description}

The contents of the memory location specified by the operands \(n n\) are loaded to the Accumulator. The first \(n\) operand after the op code is the low-order byte of a 2-byte memory address.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
4 & \(13(4,3,3,3)\) & 3.25
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If \(n n\) contains 8832 h and memory address 8832 h contains byte 04 h , then upon the execution of an LD A, (nn) instruction, the 04h byte is in the Accumulator.

\section*{\(L D(B C), A\)}

\section*{Operation}
\((\mathrm{BC}) \leftarrow \mathrm{A}\)

\section*{Op Code}

LD

\section*{Operands}
(BC), A
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & 0 & 0 & 0 & 0 & 1 & 0 \\
0
\end{tabular}

\section*{Description}

The contents of the Accumulator are loaded to the memory location specified by the contents of the register pair BC.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
2 & \(7(4,3)\) & 1.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If the Accumulator contains 7Ah and the BC register pair contains 1212 h the instruction LD (BC), A results in 7Ah in memory location 1212 h .

\section*{Z80 CPU}

User Manual

\section*{LD (DE), A}

\section*{Operation}
\((\mathrm{DE}) \leftarrow \mathrm{A}\)

\section*{Op Code}

LD

\section*{Operands}
(DE), A
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & 0 & 1 & 0 & 0 & 1 & 0 \\
\hline
\end{tabular}

\section*{Description}

The contents of the Accumulator are loaded to the memory location specified by the contents of the DE register pair.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
2 & \(7(4,3)\) & 1.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If register pair DE contains 1128 h and the Accumulator contains byte A 0 h , then the execution of a LD (DE), A instruction results in A0h being stored in memory location 1128 h .

\section*{\(L D(n n), A\)}

\section*{Operation}
\((\mathrm{nn}) \leftarrow \mathrm{A}\)

\section*{Op Code}

LD

\section*{Operands}
(nn), A


\section*{Description}

The contents of the Accumulator are loaded to the memory address specified by the operand \(n n\). The first \(n\) operand after the op code is the low-order byte of \(n n\).
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
4 & \(13(4,3,3,3)\) & 3.25
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If the Accumulator contains byte D7h, then executing an LD (3141h), AD7h instruction results in memory location 3141h.

\section*{Z80 CPU}

User Manual

LD A, I

\section*{Operation}
\(\mathrm{A} \leftarrow 1\)

\section*{Op Code}

LD

\section*{Operands}

A, I
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline \hline 0 & 1 & 0 & 1 & 0 & 1 & 1 & 1 \\
\hline & 57 \\
\hline
\end{tabular}

\section*{Description}

The contents of the Interrupt Vector Register I are loaded to the Accumulator.
\begin{tabular}{ccc} 
M Cycles & T States & MHz E.T. \\
2 & \(9(4,5)\) & 2.25
\end{tabular}

\section*{Condition Bits Affected}

S is set if the I Register is negative; otherwise, it is reset.
Z is set if the I Register is 0 ; otherwise, it is reset.
H is reset.
P/V contains contents of IFF2.
N is reset.
C is not affected.
If an interrupt occurs during execution of this instruction, the Parity flag contains a 0 .

\section*{LD A, R}

\section*{Operation}
\(\mathrm{A} \leftarrow \mathrm{R}\)

\section*{Op Code}

LD

\section*{Operands}

A, R
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline \hline 0 & 1 & 0 & 1 & 1 & 1 & 1 & 1 \\
\hline
\end{tabular}

\section*{Description}

The contents of Memory Refresh Register R are loaded to the Accumulator.
\begin{tabular}{ccc} 
M Cycles & T States & MHz E.T. \\
2 & \(9(4,5)\) & 2.25
\end{tabular}

\section*{Condition Bits Affected}

S is set if, R -Register is negative; otherwise, it is reset.
Z is set if the R Register is 0 ; otherwise, it is reset.
H is reset.
P/V contains contents of IFF2.
N is reset.
C is not affected.
If an interrupt occurs during execution of this instruction, the parity flag contains a 0 .

\section*{Z80 CPU}

User Manual

LD I,A

\section*{Operation}
\(\mathrm{I} \leftarrow \mathrm{A}\)
Op Code
LD
Operands
I, A
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
ED \\
\hline 0 & 1 & 0 & 0 & 0 & 1 & 1 & 1 \\
\hline
\end{tabular}

\section*{Description}

The contents of the Accumulator are loaded to the Interrupt Control Vector Register, I.
\begin{tabular}{ccc} 
M Cycles & T States & MHz E.T. \\
2 & \(9(4,5)\) & 2.25
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{LD R, A}

\section*{Operation}
\(\mathrm{R} \leftarrow \mathrm{A}\)

\section*{Op Code}

LD
Operands
R, A
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline \hline 0 & 1 & 0 & 0 & 1 & 1 & 1 & 1 \\
\hline
\end{tabular} ED

\section*{Description}

The contents of the Accumulator are loaded to the Memory Refresh register R.
\begin{tabular}{ccc} 
M Cycles & T States & MHz E.T. \\
2 & \(9(4,5)\) & 2.25
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Z80 CPU}

User Manual

\section*{16-Bit Load Group}

The following 16-bit load instructions are each described in this section. Simply click to jump to an instruction's description to learn more.

LD dd, nn - see page 99
LD IX, nn - see page 100
LD IY, nn - see page 101
LD HL, (nn) - see page 102
LD dd, (nn) - see page 103
LD IX, (nn) - see page 105
LD IY, (nn) - see page 106
LD (nn), HL - see page 107
\(\underline{\mathrm{LD}(\mathrm{nn}) \text {, dd }- \text { see page } 108}\)
LD (nn), IX - see page 110
\(\underline{\mathrm{LD}(\mathrm{nn}), \mathrm{IY}}\) - see page 111
LD SP, HL - see page 112
LD SP, IX - see page 113
LD SP, IY - see page 114
PUSH qq - see page 115
PUSH IX - see page 117
PUSH IY - see page 118
POP qq - see page 119
POP IX - see page 121
POP IY - see page 122

\section*{LD dd, nn}

\section*{Operation}
\(\mathrm{dd} \leftarrow \mathrm{nn}\)

\section*{Op Code}

LD

\section*{Operands}
\(d d, n n\)


\section*{Description}

The 2-byte integer \(n n\) is loaded to the \(d d\) register pair, in which \(d d\) defines the \(\mathrm{BC}, \mathrm{DE}\), HL, or SP register pairs, assembled as follows in the object code:
\begin{tabular}{cc} 
Pair & dd \\
BC & 00 \\
DE & 01 \\
\(H L\) & 10 \\
SP & 11
\end{tabular}

The first \(n\) operand after the op code is the low-order byte.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
2 & \(10(4,3,3)\) & 2.50
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

Upon the execution of an LD HL, 5000h instruction, the HL register pair contains 5000 h .

\section*{Z80 CPU}

User Manual

LD IX, nn

\section*{Operation}

IX \(\leftarrow \mathrm{nn}\)

\section*{Op Code}

LD

\section*{Operands}
\(I X, n n\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
\hline 0 & DD \\
\hline 0 & 0 & 1 & 0 & 0 & 0 & 0 & 1 \\
\hline
\end{tabular} 21

\section*{Description}

The \(n\) integer is loaded to Index Register IX. The first \(n\) operand after the op code is the low-order byte.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z ~ E . T . ~}\) \\
4 & \(14(4,4,3,3)\) & 3.50
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

Upon the execution of an LD \(I X\), 45A2h instruction, the index register contains integer 45A2h.

\section*{LD IY, nn}

\section*{Operation}
\(\mathrm{IY} \leftarrow \mathrm{nn}\)

\section*{Op Code}

LD

\section*{Operands}
\(I Y, n n\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 \\
\hline \hline 0 & 0 & 1 & 0 & 0 & 0 & 0 & 1 \\
20
\end{tabular} 21

\section*{Description}

The \(n n\) integer is loaded to Index Register IY. The first \(n\) operand after the op code is the low-order byte.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
4 & \(14(4,4,3,3)\) & 3.50
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

Upon the execution of a LD IY, 7733h instruction, Index Register IY contains the integer 7733h.

\section*{Z80 CPU}

User Manual

\section*{LD HL, (nn)}

\section*{Operation}
\(\mathrm{H} \leftarrow(\mathrm{nn}+1), \mathrm{L} \leftarrow(\mathrm{nn})\)

\section*{Op Code}

LD

\section*{Operands}

HL, (nn)


\section*{Description}

The contents of memory address ( \(n n\) ) are loaded to the low-order portion of register pair HL (Register L), and the contents of the next highest memory address ( \(n n+1\) ) are loaded to the high-order portion of HL (Register H). The first \(n\) operand after the op code is the low-order byte of \(n n\).
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 M H z}\) E.T. \\
5 & \(16(4,3,3,3,3)\) & 4.00
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If address 4545 h contains 37 h and address 4546 h contains A 1 h , then upon the execution of an LD HL, (4545h) instruction, the HL register pair contains A137h.

\section*{LD dd, (nn)}

\section*{Operation}
\(\mathrm{ddh} \leftarrow(\mathrm{nn}+1) \mathrm{ddl} \leftarrow(\mathrm{nn})\)

\section*{Op Code}

LD

\section*{Operands}
\(d d,(n n)\)
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline \hline 0 & 1 & \(d\) & \(d\) & 1 & 0 & 1 & 1 \\
\hline \hline & & & n & & & & \\
\hline & & & & & & \\
\hline \hline & & & n & & & & \\
\hline
\end{tabular}

\section*{Description}

The contents of address ( \(n n\) ) are loaded to the low-order portion of register pair \(d d\), and the contents of the next highest memory address \((n n+1)\) are loaded to the high-order portion of \(d d\). Register pair \(d d\) defines \(\mathrm{BC}, \mathrm{DE}, \mathrm{HL}\), or SP register pairs, assembled as follows in the object code:
\begin{tabular}{cc} 
Pair & dd \\
BC & 00 \\
DE & 01 \\
HL & 10 \\
SP & 11
\end{tabular}

The first \(n\) operand after the op code is the low-order byte of ( \(n n\) ).
M Cycles
6
T States
\(20(4,4,3,3,3,3)\)
4 MHz E.T.
5.00

\section*{Condition Bits Affected}

None.

\section*{Example}

If Address 2130 h contains 65 h and address 2131 h contains 78 h , then upon the execution of an LD BC, (2130h) instruction, the BC register pair contains 7865 h .

\section*{LD IX, (nn)}

\section*{Operation}
\(\mathrm{IXh} \leftarrow(\mathrm{nn}+1)\), IXI \(\leftarrow(\mathrm{nn})\)

\section*{Op Code}

LD

\section*{Operands}

IX, (nn)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
0 & DD \\
\hline \hline 0 & 0 & 1 & 0 & 1 & 0 & 1 & 0 \\
\(2 A\)
\end{tabular} 2A

\section*{Description}

The contents of the address (nn) are loaded to the low-order portion of Index Register IX, and the contents of the next highest memory address \((n n+1)\) are loaded to the high-order portion of IX. The first \(n\) operand after the op code is the low-order byte of \(n n\).
M Cycles
6
T States
\(20(4,4,3,3,3,3)\)
4 MHz E.T.
5.00

\section*{Condition Bits Affected}

None.

\section*{Example}

If address 6666 h contains 92 h , and address 6667 h contains DAh, then upon the execution of an LD IX, (6666h) instruction, Index Register IX contains DA92h.

\section*{Z80 CPU}

User Manual
zilog
An-IIXYS Company

\section*{LD IY, (nn)}

\section*{Operation}
\(\mathrm{IYh} \leftarrow(\mathrm{nn}+1), \mathrm{IYI} \leftarrow \mathrm{nn})\)

\section*{Op Code}

LD

\section*{Operands}
\(I Y,(n n)\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 \\
FD \\
\hline 0 & 0 & 1 & 0 & 1 & 0 & 1 & 0 \\
\hline
\end{tabular} 2A

\section*{Description}

The contents of address ( \(n n\) ) are loaded to the low-order portion of Index Register IY, and the contents of the next highest memory address \((n n+1)\) are loaded to the high-order portion of IY. The first \(n\) operand after the op code is the low-order byte of \(n n\).
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
6 & \(20(4,4,3,3,3,3)\) & 5.00
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If address 6666 h contains 92 h , and address 6667 h contains DAh, then upon the execution of an LD IY, (6666h) instruction, Index Register IY contains DA92h.

\section*{LD (nn), HL}

\section*{Operation}
\((\mathrm{nn}+1) \leftarrow \mathrm{H},(\mathrm{nn}) \leftarrow \mathrm{L}\)

\section*{Op Code}

LD

\section*{Operands}
(nn), HL


22

\section*{Description}

The contents of the low-order portion of register pair HL (Register L) are loaded to memory address ( \(n n\) ), and the contents of the high-order portion of HL (Register H) are loaded to the next highest memory address \((n n+1)\). The first \(n\) operand after the op code is the low-order byte of \(n n\).
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
5 & \(16(4,3,3,3,3)\) & 4.00
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If register pair HL contains 483Ah, then upon the execution of an LD (B2291-1), HL instruction, address B 229 h contains 3 Ah and address B22Ah contains 48 h .

\section*{Z80 CPU}

User Manual
zilog
An-IIXYS Company

\section*{\(L D(n n), d d\)}

\section*{Operation}
\((\mathrm{nn}+1) \leftarrow \mathrm{ddh},(\mathrm{nn}) \leftarrow \mathrm{ddl}\)

\section*{Op Code}

LD

\section*{Operands}
(nn), dd
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline 0 & 1 & d & d & 0 & 0 & 1 & 1 \\
\hline \hline & & & n & & & & \\
\hline \hline & & & n & & & & \\
\hline \hline & & & n & & & & \\
\hline
\end{tabular}

\section*{Description}

The low-order byte of register pair \(d d\) is loaded to memory address ( \(n n\) ); the upper byte is loaded to memory address \((n n+1)\). Register pair dd defines either BC, DE, HL, or SP, assembled as follows in the object code:
\begin{tabular}{cc} 
Pair & dd \\
BC & 00 \\
DE & 01 \\
\(H L\) & 10 \\
SP & 11
\end{tabular}

The first \(n\) operand after the op code is the low-order byte of a two byte memory address.
M Cycles
6
T States
\(20(4,4,3,3,3,3)\)
4 MHz E.T.
5.00

\section*{Condition Bits Affected}

None.

\section*{Example}

If register pair BC contains the number 4644 h , the instruction LD ( 1000 h ), BC results in 44 h in memory location 1000 h , and 46 h in memory location 1001 h .

\section*{Z80 CPU}

User Manual

\section*{LD (nn), IX}

\section*{Operation}
\((\mathrm{nn}+1) \leftarrow \mathrm{IXh},(\mathrm{nn}) \leftarrow \mathrm{IXI}\)

\section*{Op Code}

LD

\section*{Operands}
(nn), \(I X\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
DD \\
\hline 0 & 0 & 1 & 0 & 0 & 0 & 1 & 0 \\
\hline
\end{tabular} 22

\section*{Description}

The low-order byte in Index Register IX is loaded to memory address ( \(n n\) ); the upper order byte is loaded to the next highest address \((n n+1)\). The first \(n\) operand after the op code is the low-order byte of \(n n\).
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
6 & \(20(4,4,3,3,3,3)\) & 5.00
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If Index Register IX contains 5A30h, then upon the execution of an LD (4392h), IX instruction, memory location 4392 h contains number 30 h and location 4393 h contains 5Ah.

\section*{LD (nn), IY}

\section*{Operation}
\((\mathrm{nn}+1) \leftarrow \mathrm{IYh},(\mathrm{nn}) \leftarrow \mathrm{IYI}\)

\section*{Op Code}

LD

\section*{Operands}
(nn), IY
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 \\
FD \\
\hline 0 & 0 & 1 & 0 & 0 & 0 & 1 & 0 \\
\hline \multirow{2}{*}{22} \\
\hline \hline & & & n & & & & \(\rightarrow\) \\
\hline \hline & & & & & & \\
\hline & & & n & & & & \\
\hline
\end{tabular}

\section*{Description}

The low-order byte in Index Register IY is loaded to memory address (nn); the upper order byte is loaded to memory location \((n n+1)\). The first \(n\) operand after the op code is the loworder byte of \(n n\).
M Cycles
6
T States
\(20(4,4,3,3,3,3)\)
4 MHz E.T.
5.00

\section*{Condition Bits Affected}

None.

\section*{Example}

If Index Register IY contains 4174 h , then upon the execution of an LD (8838h), IY instruction, memory location 8838 h contains 74 h and memory location 8839 h contains 41h.

\section*{Z80 CPU}

User Manual


\section*{LD SP, HL}

\section*{Operation}

SP \(\leftarrow \mathrm{HL}\)

\section*{Op Code}

LD

\section*{Operands}

SP, HL
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 0 & 0 & 1 \\
F9 \\
\hline
\end{tabular}

\section*{Description}

The contents of the register pair HL are loaded to the Stack Pointer (SP).
M Cycles
1

T States
6

4 MHz E.T.
1.5

\section*{Condition Bits Affected}

None.

\section*{Example}

If the register pair HL contains 442 Eh , then upon the execution of an LD \(S P, H L\) instruction, the Stack Pointer also contains 442 Eh .

\section*{LD SP, IX}

\section*{Operation}

SP \(\leftarrow\) IX

\section*{Op Code}

LD

\section*{Operands}

SP, \(I X\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
DD \\
\hline \hline 1 & 1 & 1 & 1 & 1 & 0 & 0 & 1 \\
F9 \\
\hline
\end{tabular}

\section*{Description}

The 2-byte contents of Index Register IX are loaded to the Stack Pointer (SP).
\begin{tabular}{ccc} 
M Cycles & T States & 4 MHz E.T. \\
2 & \(10(4,6)\) & 2.50
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If Index Register IX contains 98DAh, then upon the execution of an LD SP, IX instruction, the Stack Pointer also contains 98DAh.

\section*{Z80 CPU}

User Manual

LD SP, IY

\section*{Operation}

SP \(\leftarrow \mathrm{IY}\)

\section*{Op Code}

LD

\section*{Operands}

SP, IY
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 \\
FD \\
\hline \hline 1 & 1 & 1 & 1 & 1 & 0 & 0 & 1 \\
\hline
\end{tabular}

\section*{Description}

The 2-byte contents of Index Register IY are loaded to the Stack Pointer SP.
\begin{tabular}{ccc} 
M Cycles & T States & 4 MHz E.T. \\
2 & \(10(4,6)\) & 2.50
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If Index Register IY contains the integer A227h, then upon the execution of an LD SP, IY instruction, the Stack Pointer also contains A227h.

\section*{PUSH qq}

\section*{Operation}
\((\mathrm{SP}-2) \leftarrow \mathrm{qqL},(\mathrm{SP}-1) \leftarrow \mathrm{qqH}\)

\section*{Op Code}

PUSH

\section*{Operand}
\(q q\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & \(q\) & \(q\) & 0 & 1 & 0 & 1 \\
\hline
\end{tabular}

\section*{Description}

The contents of the register pair \(q q\) are pushed to the external memory last-in, first-out (LIFO) stack. The Stack Pointer (SP) Register pair holds the 16-bit address of the current top of the Stack. This instruction first decrements SP and loads the high-order byte of register pair \(q q\) to the memory address specified by the SP. The SP is decremented again and loads the low-order byte of \(q q\) to the memory location corresponding to this new address in the SP. The operand \(q q\) identifies register pair \(\mathrm{BC}, \mathrm{DE}, \mathrm{HL}\), or AF , assembled as follows in the object code:
\begin{tabular}{cc} 
Pair & qq \\
BC & 00 \\
DE & 01 \\
\(H L\) & 10 \\
AF & 11
\end{tabular}
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
3 & \(11(5,3,3)\) & 2.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Z80 CPU}

User Manual

\section*{Example}

If the AF Register pair contains 2233 h and the Stack Pointer contains 1007 h , then upon the execution of a PUSH AF instruction, memory address 1006 h contains 22 h , memory address 1005 h contains 33 h , and the Stack Pointer contains 1005 h .

\section*{PUSH IX}

\section*{Operation}
\((\mathrm{SP}-2) \leftarrow \mathrm{IXL},(\mathrm{SP}-1) \leftarrow \mathrm{IXH}\)

\section*{Op Code}

PUSH

\section*{Operand}

IX
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
DD \\
\hline \hline 1 & 1 & 1 & 0 & 0 & 1 & 0 & 1 \\
E5 \\
\hline
\end{tabular}

\section*{Description}

The contents of Index Register IX are pushed to the external memory last-in, first-out (LIFO) stack. The Stack Pointer (SP) Register pair holds the 16-bit address of the current top of the Stack. This instruction first decrements SP and loads the high-order byte of IX to the memory address specified by SP; then decrements SP again and loads the low-order byte to the memory location corresponding to this new address in SP.
```

M Cycles T States 4 MHz E.T.
4 15 (4,5,3,3) 3.75

```

\section*{Condition Bits Affected}

None.

\section*{Example}

If Index Register IX contains 2233 h and the Stack Pointer contains 1007 h , then upon the execution of a PUSH IX instruction, memory address 1006 h contains 22 h , memory address 1005 h contains 33 h , and the Stack Pointer contains 1005 h .

\section*{Z80 CPU}

User Manual

PUSH IY

\section*{Operation}
\((\mathrm{SP}-2) \leftarrow \mathrm{IYL},(\mathrm{SP}-1) \leftarrow \mathrm{IYH}\)

\section*{Op Code}

PUSH

\section*{Operand}

IY
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 \\
FD \\
\hline \hline 1 & 1 & 1 & 0 & 0 & 1 & 0 & 1 \\
E5 \\
\hline
\end{tabular}

\section*{Description}

The contents of Index Register IY are pushed to the external memory last-in, first-out (LIFO) stack. The Stack Pointer (SP) Register pair holds the 16-bit address of the current top of the Stack. This instruction first decrements the SP and loads the high-order byte of IY to the memory address specified by SP; then decrements SP again and loads the loworder byte to the memory location corresponding to this new address in SP.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z ~ E . T . ~}\) \\
\(\mathbf{4}\) & \(15(4,5,3,3)\) & 3.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If Index Register IY contains 2233 h and the Stack Pointer contains 1007h, then upon the execution of a PUSH IY instruction, memory address 1006 h contains 22 h , memory address 1005 h contains 33 h , and the Stack Pointer contains 1005 h .

\section*{POP qq}

\section*{Operation}
\[
\mathrm{qqH} \leftarrow(\mathrm{SP}+1), \mathrm{qqL} \leftarrow(\mathrm{SP})
\]

\section*{Op Code}

POP

\section*{Operand}
\(q q\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & \(q\) & \(q\) & 0 & 0 & 0 & 1 \\
\hline
\end{tabular}

\section*{Description}

The top two bytes of the external memory last-in, first-out (LIFO) stack are popped to register pair \(q q\). The Stack Pointer (SP) Register pair holds the 16 -bit address of the current top of the Stack. This instruction first loads to the low-order portion of \(q q\), the byte at the memory location corresponding to the contents of SP; then SP is incremented and the contents of the corresponding adjacent memory location are loaded to the high-order portion of \(q q\) and the SP is now incremented again. The operand \(q q\) identifies register pair BC, DE, HL, or AF, assembled as follows in the object code:
\begin{tabular}{cc} 
Pair & \(\mathbf{r}\) \\
BC & 00 \\
DE & 01 \\
HL & 10 \\
AF & 11
\end{tabular}
\begin{tabular}{ccc}
\(M\) Cycles & T States & \(\mathbf{4} \mathbf{M H z}\) E.T. \\
3 & \(10(4,3,3)\) & 2.50
\end{tabular}

\section*{Condition Bits Affected}

None.

Z80 CPU User Manual \(\geq i l 0 \mathrm{O}\)

\section*{Example}

If the Stack Pointer contains 1000 h , memory location 1000 h contains 55h, and location 1001 h contains 33 h , the instruction POP HL results in register pair HL containing 3355h, and the Stack Pointer containing 1002h.

\section*{POP IX}

\section*{Operation}
\(\mathrm{IXH} \leftarrow(\mathrm{SP}+1), \mathrm{IXL} \leftarrow(\mathrm{SP})\)

\section*{Op Code}

POP

\section*{Operand}

IX
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
DD \\
\hline \hline 1 & 1 & 1 & 0 & 0 & 0 & 0 & 1 \\
E1 \\
\hline
\end{tabular}

\section*{Description}

The top two bytes of the external memory last-in, first-out (LIFO) stack are popped to Index Register IX. The Stack Pointer (SP) Register pair holds the 16-bit address of the current top of the Stack. This instruction first loads to the low-order portion of IX the byte at the memory location corresponding to the contents of SP; then SP is incremented and the contents of the corresponding adjacent memory location are loaded to the high-order portion of IX. The SP is incremented again.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
4 & \(14(4,4,3,3)\) & 3.50
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If the Stack Pointer contains 1000 h , memory location 1000 h contains 55 h , and location 1001 h contains 33 h , the instruction POP IX results in Index Register IX containing 3355h, and the Stack Pointer containing 1002h.

POP IY

\section*{Operation}
\(\mathrm{IYH} \leftarrow(\mathrm{SP}-\mathrm{X} 1), \mathrm{IYL} \leftarrow(\mathrm{SP})\)

\section*{Op Code}

POP

\section*{Operand}

IY


\section*{Description}

The top two bytes of the external memory last-in, first-out (LIFO) stack are popped to Index Register IY. The Stack Pointer (SP) Register pair holds the 16-bit address of the current top of the Stack. This instruction first loads to the low-order portion of IY the byte at the memory location corresponding to the contents of SP; then SP is incremented and the contents of the corresponding adjacent memory location are loaded to the high-order portion of IY. The SP is incremented again.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
4 & \(14(4,4,3,3)\) & 3.50
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If the Stack Pointer Contains 1000 h , memory location 1000 h contains 55 h , and location 1001 h contains 33 h , the instruction POP IY results in Index Register IY containing 3355 h , and the Stack Pointer containing 1002 h .

\section*{Exchange, Block Transfer, and Search Group}

The following exchange, block transfer, and search group instructions are each described in this section. Simply click to jump to an instruction's description to learn more.

EX DE, HL - see page 124
EX AF, AF' - see page 125
EXX - see page 126
EX (SP), HL - see page 127
EX (SP), IX - see page 128
EX (SP), IY - see page 129
LDI - see page 130
LDIR - see page 132
LDD - see page 134
LDDR - see page 136
CPI - see page 138
CPIR - see page 139
CPD - see page 141
CPDR - see page 142

\section*{Z80 CPU}

User Manual
zilog

\section*{EX DE, HL}

\section*{Operation}
\(\mathrm{DE} \leftrightarrow \mathrm{HL}\)

\section*{Op Code}

EX

\section*{Operands}

DE, HL
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 0 & 1 & 1 \\
\hline
\end{tabular}

\section*{Description}

The 2-byte contents of register pairs DE and HL are exchanged.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
1 & 4 & 1.00
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If register pair DE contains 2822 h and register pair HL contains 499Ah, then upon the execution of an EX \(D E, H L\) instruction, register pair DE contains 499Ah and register pair HL contains 2822 h.

\section*{EX AF, AF'}

\section*{Operation}
\(\mathrm{AF} \leftrightarrow \mathrm{AF}^{\prime}\)

\section*{Op Code}

EX

\section*{Operands}
\(A F, A F^{\prime}\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & 0 & 0 & 1 & 0 & 0 & 0 \\
\hline
\end{tabular}

\section*{Description}

The 2-byte contents of the register pairs AF and \(\mathrm{AF}^{\prime}\) are exchanged. Register pair AF consists of registers \(A^{\prime}\) and \(\mathrm{F}^{\prime}\).
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
1 & 4 & 1.00
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If register pair AF contains 9900 h and register pair \(\mathrm{AF}^{\prime}\) contains 5944 h , the contents of AF are 5944 h and the contents of \(\mathrm{AF}^{\prime}\) are 9900 h upon execution of the EX AF, \(A F^{\prime}\) instruction.

\section*{Z80 CPU}

User Manual

EXX

\section*{Operation}
\((\mathrm{BC}) \leftrightarrow\left(\mathrm{BC}^{\prime}\right),(\mathrm{DE}) \leftrightarrow\left(\mathrm{DE}^{\prime}\right),(\mathrm{HL}) \leftrightarrow\left(\mathrm{HL}^{\prime}\right)\)

\section*{Op Code}

EXX

\section*{Operands}

None.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 0 & 0 & 1 \\
D9 \\
\hline
\end{tabular}

\section*{Description}

Each 2-byte value in register pairs BC, DE, and HL is exchanged with the 2-byte value in \(\mathrm{BC}^{\prime}, \mathrm{DE}^{\prime}\), and \(\mathrm{HL}^{\prime}\), respectively.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
1 & 4 & 1.00
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If register pairs BC, DE, and HL contain 445Ah, 3DA2h, and 8859 h , respectively, and register pairs BC', DE', and HL' contain 0988h, 9300 h , and 00 E 7 h , respectively, then upon the execution of an EXX instruction, BC contains 0988 h ; DE contains 9300 h ; HL contains 00 E 7 h ; BC' contains 445Ah; DE' contains 3DA2h; and HL' contains 8859 h .

\section*{EX (SP), HL}

\section*{Operation}
\(\mathrm{H} \leftrightarrow(\mathrm{SP}+1), \mathrm{L} \leftrightarrow(\mathrm{SP})\)

\section*{Op Code}

EX

\section*{Operands}
(SP), HL
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 0 & 0 & 1 & 1 \\
\hline
\end{tabular}

\section*{Description}

The low-order byte contained in register pair HL is exchanged with the contents of the memory address specified by the contents of register pair SP (Stack Pointer), and the highorder byte of HL is exchanged with the next highest memory address ( \(\mathrm{SP}+1\) ).

M Cycles
5

T States
\(19(4,3,4,3,5)\)

4 MHz E.T.
4.75

\section*{Condition Bits Affected}

None.

\section*{Example}

If the HL register pair contains 7012 h , the SP register pair contains 8856 h , the memory location 8856 h contains byte 11 h , and memory location 8857 h contains byte 22 h , then the instruction EX (SP), HL results in the HL register pair containing number 2211 h , memory location 8856 h containing byte 12 h , memory location 8857 h containing byte 70 h and Stack Pointer containing 8856 h .

\section*{Z80 CPU}

User Manual

\section*{EX (SP), IX}

\section*{Operation}

IXH \(\leftrightarrow(\mathrm{SP}+1)\), IXL \(\leftrightarrow(\mathrm{SP})\)

\section*{Op Code}

EX

\section*{Operands}
(SP), IX
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
\hline 1 & 1 & 1 & 0 & 0 & 0 & 1 & 1 \\
\hline
\end{tabular}

\section*{Description}

The low-order byte in Index Register IX is exchanged with the contents of the memory address specified by the contents of register pair SP (Stack Pointer), and the high-order byte of IX is exchanged with the next highest memory address (SP+1).
M Cycles
T States
6
\(23(4,4,3,4,3,5)\)
4 MHz E.T.
5.75

\section*{Condition Bits Affected}

None.

\section*{Example}

If Index Register IX contains 3988h, the SP register pair Contains 0100 h , memory location 0100 h contains byte 90 h , and memory location 0101 h contains byte 48 h , then the instruction EX (SP), IX results in the IX register pair containing number 4890 h , memory location 0100 h containing 88 h , memory location 0101 h containing 39 h , and the Stack Pointer containing 0100 h .

\section*{EX (SP), IY}

\section*{Operation}

IYH \(\leftrightarrow\) (SP+1), IYL \(\leftrightarrow(\mathrm{SP})\)

\section*{Op Code}

EX

\section*{Operands}
(SP), IY
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 \\
\hline \hline 1 & 1 & 1 & 0 & 0 & 0 & 1 & 1 \\
\hline
\end{tabular}

\section*{Description}

The low-order byte in Index Register IY is exchanged with the contents of the memory address specified by the contents of register pair SP (Stack Pointer), and the high-order byte of IY is exchanged with the next highest memory address ( \(\mathrm{SP}+1\) ).
```

M Cycles
6

```

T States
\(23(4,4,3,4,3,5)\)

4 MHz E.T.
5.75

\section*{Condition Bits Affected}

None.

\section*{Example}

If Index Register IY contains 3988 h , the SP register pair contains 0100 h , memory location 0100 h contains byte 90 h , and memory location 0101 h contains byte 48 h , then the instruction EX (SP), IY results in the IY register pair containing number 4890 h , memory location 0100 h containing 88 h , memory location 0101h containing 39 h , and the Stack Pointer containing 0100 h .

\section*{Z80 CPU}

User Manual
zilog
An IIIXYS Company

\section*{LDI}

\section*{Operation}
\((\mathrm{DE}) \leftarrow(\mathrm{HL}), \mathrm{DE} \leftarrow \mathrm{DE}+1, \mathrm{HL} \leftarrow \mathrm{HL}+1, \mathrm{BC} \leftarrow \mathrm{BC}-1\)

\section*{Op Code}

LDI

\section*{Operands}

None
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline \hline 1 & 0 & 1 & 0 & 0 & 0 & 0 & 0 \\
\hline
\end{tabular}

\section*{Description}

A byte of data is transferred from the memory location addressed, by the contents of the HL register pair to the memory location addressed by the contents of the DE register pair. Then both these register pairs are incremented and the Byte Counter (BC) Register pair is decremented.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
4 & \(16(4,4,3,5)\) & 4.00
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is not affected.
Z is not affected.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is set if \(\mathrm{BC}-1 \neq 0\); otherwise, it is reset.
N is reset.
C is not affected.

\section*{Example}

If the HL register pair contains 1111 h , memory location 1111 h contains byte 88 h , the DE register pair contains 2222 h , the memory location 2222 h contains byte 66 h , and the BC

131
register pair contains 7 h , then the instruction LDI results in the following contents in register pairs and memory addresses:
\begin{tabular}{lll}
HL & contains & 1112 h \\
\((1111 \mathrm{~h})\) & contains & 88 h \\
DE & contains & 2223 h \\
\((2222 \mathrm{~h})\) & contains & 88 h \\
BC & contains & 6 H
\end{tabular}

\section*{LDIR}

\section*{Operation}
repeat \(\{(\mathrm{DE}) \leftarrow(\mathrm{HL}), \mathrm{DE} \leftarrow \mathrm{DE}+1, \mathrm{HL} \leftarrow \mathrm{HL}+1, \mathrm{BC} \leftarrow \mathrm{BC}-1\}\) while \((\mathrm{BC} \neq 0)\)

\section*{Op Code}

LDIR

\section*{Operand}

None
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline 1 & 0 & 1 & 1 & 0 & 0 & 0 & 0 \\
\hline
\end{tabular}

\section*{Description}

This 2-byte instruction transfers a byte of data from the memory location addressed by the contents of the HL register pair to the memory location addressed by the DE register pair. Both these register pairs are incremented and the Byte Counter (BC) Register pair is decremented. If decrementing allows the BC to go to 0 , the instruction is terminated. If BC is not 0 , the program counter is decremented by two and the instruction is repeated. Interrupts are recognized and two refresh cycles are executed after each data transfer. When the BC is set to 0 prior to instruction execution, the instruction loops through 64 KB .
For \(B C \neq 0\) :
\begin{tabular}{ccc} 
M Cycles & T States & 4 MHz E.T. \\
5 & \(21(4,4,3,5,5)\) & 5.25
\end{tabular}

For \(\mathrm{BC}=0\) :
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
4 & \(16(4,4,3,5)\) & 4.00
\end{tabular}

\section*{Condition Bits Affected}

S is not affected.
Z is not affected.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is set if \(\mathrm{BC}-1 \neq 0\); otherwise, it is reset.
N is reset.
C is not affected.

\section*{Example}

The HL register pair contains 11111 h , the DE register pair contains 2222 h , the BC register pair contains 0003 h , and memory locations contain the following data.
\begin{tabular}{llllll}
\((1111 \mathrm{~h})\) & contains & 88 h & \((2222 \mathrm{~h})\) & contains & 66 h \\
\((1112 \mathrm{~h})\) & contains & 36 h & \((2223 \mathrm{~h})\) & contains & 59 h \\
\((1113 \mathrm{~h})\) & contains & A5h & \((2224 \mathrm{~h})\) & contains & C 5 h
\end{tabular}

Upon the execution of an LDIR instruction, the contents of register pairs and memory locations now contain:
\begin{tabular}{ccccll} 
HL & contains & 1114 h & & & \\
DE & contains & 2225 h & & & \\
BC & contains & 0000 h & & & \\
\((1111 \mathrm{~h})\) & contains & 88 h & \((2222 \mathrm{~h})\) & contains & 88 h \\
\((1112 \mathrm{~h})\) & contains & 36 h & \((2223 \mathrm{~h})\) & contains & 36 h \\
\((1113 \mathrm{~h})\) & contains & A5h & \((2224 \mathrm{~h})\) & contains & A5h
\end{tabular}

\section*{Z80 CPU}

User Manual
zilog

\section*{LDD}

\section*{Operation}
\((\mathrm{DE}) \leftarrow(\mathrm{HL}), \mathrm{DE} \leftarrow \mathrm{DE}-1, \mathrm{HL} \leftarrow \mathrm{HL}-1, \mathrm{BC} \leftarrow \mathrm{BC}-1\)

\section*{Op Code}

LDD

\section*{Operands}

None.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline \hline 1 & 0 & 1 & 0 & 1 & 0 & 0 & 0 \\
\hline & A8 \\
\hline
\end{tabular}

\section*{Description}

This 2-byte instruction transfers a byte of data from the memory location addressed by the contents of the HL register pair to the memory location addressed by the contents of the DE register pair. Then both of these register pairs including the Byte Counter (BC) Register pair are decremented.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
4 & \(16(4,4,3,5)\) & 4.00
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is not affected.
Z is not affected.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is set if \(\mathrm{BC}-1 \neq 0\); otherwise, it is reset.
N is reset.
C is not affected.

\section*{Example}

If the HL register pair contains 1111 h , memory location 1111 h contains byte 88 h , the DE register pair contains 2222 h , memory location 2222 h contains byte 66 h , and the BC reg- 135
ister pair contains 7 h , then instruction LDD results in the following contents in register pairs and memory addresses:
\begin{tabular}{ccc} 
HL & contains & 1110 h \\
\((1111 \mathrm{~h})\) & contains & 88 h \\
DE & contains & 2221 h \\
\((2222 \mathrm{~h})\) & contains & 88 h \\
BC & contains & 6 h
\end{tabular}

LDDR

\section*{Operation}
\((\mathrm{DE}) \leftarrow(\mathrm{HL}), \mathrm{DE} \leftarrow \mathrm{DE}-1, \mathrm{HL} \leftarrow \mathrm{HL}-1, \mathrm{BC} \leftarrow \mathrm{BC}-1\)

\section*{Op Code}

LDDR

\section*{Operands}

None.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline 1 & 0 & 1 & 1 & 1 & 0 & 0 & 0 \\
\hline
\end{tabular}

\section*{Description}

This 2-byte instruction transfers a byte of data from the memory location addressed by the contents of the HL register pair to the memory location addressed by the contents of the DE register pair. Then both of these registers, and the BC (Byte Counter), are decremented. If decrementing causes BC to go to 0 , the instruction is terminated. If BC is not 0 , the program counter is decremented by two and the instruction is repeated. Interrupts are recognized and two refresh cycles execute after each data transfer.

When the BC is set to 0 , prior to instruction execution, the instruction loops through 64 KB .

For \(B C \neq 0\) :
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
5 & \(21(4,4,3,5,5)\) & 5.25
\end{tabular}

For \(B C=0\) :
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
4 & \(16(4,4,3,5)\) & 4.00
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is not affected.
Z is not affected.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is reset.
N is reset.

\section*{Example}

The HL register pair contains 1114 h , the DE register pair contains 2225 h , the BC register pair contains 0003 h , and memory locations contain the following data.
\begin{tabular}{llllll}
\((1114 h)\) & contains & A5h & \((2225 h)\) & contains & C5h \\
\((1113 \mathrm{~h})\) & contains & 36 h & \((2224 \mathrm{~h})\) & contains & 59 h \\
\((1112 \mathrm{~h})\) & contains & 88 h & \((2223 \mathrm{~h})\) & contains & 66 h
\end{tabular}

Upon the execution of an LDDR instruction, the contents of the register pairs and memory locations now contain:
\begin{tabular}{ccccll} 
HL & contains & 1111 h & & & \\
DE & contains & 2222 h & & & \\
DC & contains & 0000 h & & & \\
\((1114 \mathrm{~h})\) & contains & A5h & \((2225 \mathrm{~h})\) & contains & A5h \\
\((1113 \mathrm{~h})\) & contains & 36 h & \((2224 \mathrm{~h})\) & contains & 36 h \\
\((1112 \mathrm{~h})\) & contains & 88 h & \((2223 \mathrm{~h})\) & contains & 88 h
\end{tabular}

\section*{Z80 CPU}

User Manual

\section*{CPI}

\section*{Operation}
\(\mathrm{A}-(\mathrm{HL}), \mathrm{HL} \leftarrow \mathrm{HL}+1, \mathrm{BC} \leftarrow \mathrm{BC}-1\)

\section*{Op Code}

CPI

\section*{Operands}

None.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline \hline 1 & 0 & 1 & 0 & 0 & 0 & 0 & 1 \\
\hline
\end{tabular}

\section*{Description}

The contents of the memory location addressed by the HL register is compared with the contents of the Accumulator. With a true compare, a condition bit is set. Then HL is incremented and the Byte Counter (register pair BC) is decremented.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
4 & \(16(4,4,3,5)\) & 4.00
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if A is (HL); otherwise, it is reset.
H is set if borrow from bit 4; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is set if \(\mathrm{BC}-1\) is not 0 ; otherwise, it is reset.
N is set.
C is not affected.

\section*{Example}

If the HL register pair contains 1111h, memory location 1111h contains 3 Bh , the Accumulator contains 3Bh, and the Byte Counter contains 0001 h . Upon the execution of a CPI instruction, the Byte Counter contains 0000 h , the HL register pair contains 1112 h , the Z flag in the F register is set, and the \(\mathrm{P} / \mathrm{V}\) flag in the F Register is reset. There is no effect on the contents of the Accumulator or to address 1111h.

\section*{CPIR}

\section*{Operation}
\(\mathrm{A}-(\mathrm{HL}), \mathrm{HL} \leftarrow \mathrm{HL}+1, \mathrm{BC} \leftarrow \mathrm{BC}-1\)

\section*{Op Code}

CPIR

\section*{Operands}

None.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
ED \\
\hline \hline 1 & 0 & 1 & 1 & 0 & 0 & 0 & 1 \\
B1 \\
\hline
\end{tabular}

\section*{Description}

The contents of the memory location addressed by the HL register pair is compared with the contents of the Accumulator. During a compare operation, a condition bit is set. HL is incremented and the Byte Counter (register pair BC) is decremented. If decrementing causes BC to go to 0 or if \(\mathrm{A}=(\mathrm{HL})\), the instruction is terminated. If BC is not 0 and \(\mathrm{A} \neq\) \((\mathrm{HL})\), the program counter is decremented by two and the instruction is repeated. Interrupts are recognized and two refresh cycles are executed after each data transfer.
If BC is set to 0 before instruction execution, the instruction loops through 64 KB if no match is found.

For \(\mathrm{BC} \neq 0\) and \(\mathrm{A} \neq(\mathrm{HL})\) :
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z ~ E . T . ~}\) \\
5 & \(21(4,4,3,5,5)\) & 5.25
\end{tabular}

For \(\mathrm{BC}=0\) and \(\mathrm{A}=(\mathrm{HL})\) :
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
4 & \(16(4,4,3,5)\) & 4.00
\end{tabular}

\section*{Z80 CPU}

User Manual

\section*{Condition Bits Affected}

S is set if result is negative; otherwise, it is reset.
Z is set if A equals (HL); otherwise, it is reset.
H is set if borrow from bit 4 ; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is set if \(\mathrm{BC}-1\) does not equal 0 ; otherwise, it is reset.
N is set.
C is not affected.

\section*{Example}

If the HL register pair contains 1111h, the Accumulator contains F3h, the Byte Counter contains 0007 h , and memory locations contain the following data.
\begin{tabular}{lll}
\((1111 h)\) & contains & \(52 h\) \\
\((1112 h)\) & contains & \(00 h\) \\
\((1113 h)\) & contains & F3h
\end{tabular}

Upon the execution of a CPIR instruction, register pair HL contains 1114 h , the Byte Counter contains 0004 h , the P/V flag in the F Register is set, and the Z flag in the F Register is set.

\section*{CPD}

\section*{Operation}
\(\mathrm{A}-\mathrm{HL}), \mathrm{HL} \leftarrow \mathrm{HL}-1, \mathrm{BC} \leftarrow \mathrm{BC}-1\)

\section*{Op Code}

CPD

\section*{Operands}

None.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline \hline 1 & 0 & 1 & 0 & 1 & 0 & 0 & 1 \\
\hline
\end{tabular} A9

\section*{Description}

The contents of the memory location addressed by the HL register pair is compared with the contents of the Accumulator. During a compare operation, a condition bit is set. The HL and Byte Counter (register pair BC) are decremented.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
4 & \(16(4,4,3,5)\) & 4.00
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if A equals (HL); otherwise, it is reset.
H is set if borrow from bit 4; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is set if \(\mathrm{BC}-1 \neq 0\); otherwise, it is reset.
N is set.
C is not affected.

\section*{Example}

If the HL register pair contains 1111h, memory location 1111h contains 3 Bh , the Accumulator contains 3 Bh , and the Byte Counter contains 0001 h . Upon the execution of a CPD instruction, the Byte Counter contains 0000 h , the HL register pair contains 1110 h , the flag in the F Register is set, and the P/V flag in the F Register is reset. There is no effect on the contents of the Accumulator or address 1111h.

\section*{CPDR}

\section*{Operation}
\(\mathrm{A}-\mathrm{HL}), \mathrm{HL} \leftarrow \mathrm{HL}-1, \mathrm{BC} \leftarrow \mathrm{BC}-1\)

\section*{Op Code}

CPDR

\section*{Operands}

None.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline \hline 1 & 0 & 1 & 1 & 1 & 0 & 0 & 1 \\
\hline & ED \\
\hline
\end{tabular}

\section*{Description}

The contents of the memory location addressed by the HL register pair is compared with the contents of the Accumulator. During a compare operation, a condition bit is set. The HL and Byte Counter (BC) Register pairs are decremented. If decrementing allows the BC to go to 0 or if \(A=(H L)\), the instruction is terminated. If \(B C\) is not 0 and \(A=(H L)\), the program counter is decremented by two and the instruction is repeated. Interrupts are recognized and two refresh cycles execute after each data transfer. When the BC is set to 0 , prior to instruction execution, the instruction loops through 64 KB if no match is found.
For \(\mathrm{BC} \neq 0\) and \(\mathrm{A} \neq(\mathrm{HL})\) :
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
5 & \(21(4,4,3,5,5)\) & 5.25
\end{tabular}

For \(\mathrm{BC}=0\) and \(\mathrm{A}=(\mathrm{HL})\) :
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z ~ E . T . ~}\) \\
4 & \(16(4,4,3,5)\) & 4.00
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
\(Z\) is set if \(\mathrm{A}=(\mathrm{HL})\); otherwise, it is reset.
\(H\) is set if borrow form bit 4; otherwise, it is reset. 143
\(\mathrm{P} / \mathrm{V}\) is set if \(\mathrm{BC}-1 \neq 0\); otherwise, it is reset.
N is set.
C is not affected.

\section*{Example}

The HL register pair contains 1118h, the Accumulator contains F3h, the Byte Counter contains 0007 h , and memory locations contain the following data.
\begin{tabular}{lll}
\((1118 \mathrm{~h})\) & contains & 52 h \\
\((1117 \mathrm{~h})\) & contains & 00 h \\
\((1116 \mathrm{~h})\) & contains & F3h
\end{tabular}

Upon the execution of a CPDR instruction, register pair HL contains 1115h, the Byte Counter contains 0004 h , the P/V flag in the F Register is set, and the Z flag in the F Register is set.

\section*{Z80 CPU}

User Manual

\section*{8-Bit Arithmetic Group}

The following 8-bit arithmetic group instructions are each described in this section. Simply click to jump to an instruction's description to learn more.

ADD A, r - see page 145
ADD A, \(n\) - see page 147
ADD A, (HL) - see page 148
ADD A, (IX + d) - see page 149
ADD A, (IY + d) - see page 150
ADC A, s - see page 151
SUB s - see page 153
SBC A, s - see page 155
AND s - see page 157
OR s - see page 159
XOR s - see page 161
CP s - see page 163
INC r - see page 165
INC (HL) - see page 167
INC (IX+d) - see page 168
INC (IY + d) - see page 169
DEC m - see page 170

\section*{ADD A, r}

\section*{Operation}
\(\mathrm{A} \leftarrow \mathrm{A}+\mathrm{r}\)

\section*{Op Code}

ADD

\section*{Operands}

A, r
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 0 & 0 & 0 & 0 & \(\boxed{ }\) & r \\
\hline
\end{tabular}

\section*{Description}

The contents of register \(r\) are added to the contents of the Accumulator, and the result is stored in the Accumulator. The \(r\) symbol identifies the registers A, B, C, D, E, H, or L, assembled as follows in the object code:
\begin{tabular}{cc} 
Register & r \\
A & 111 \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101
\end{tabular}

M Cycles \(\quad\) T States \(\quad 4 \mathrm{MHz}\) E.T.
1
4
1.00

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
\(H\) is set if carry from bit 3 ; otherwise, it is reset.

\section*{Z80 CPU}

User Manual

\(\mathrm{P} / \mathrm{V}\) is set if overflow; otherwise, it is reset.
N is reset.
C is set if carry from bit 7; otherwise, it is reset.

\section*{Example}

If the Accumulator contains 44 h and Register C contains 11 h , then upon the execution of an ADD A, \(C\) instruction, the Accumulator contains 55h.

\section*{ADD A, n}

\section*{Operation}
\(\mathrm{A} \leftarrow \mathrm{A}+\mathrm{n}\)

\section*{Op Code}

ADD

\section*{Operands}

A, n
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 0 & 0 & 1 & 1 & 0 \\
\hline \hline\(\leftarrow\) & & & n & & & & \\
\hline
\end{tabular}

\section*{Description}

The \(n\) integer is added to the contents of the Accumulator, and the results are stored in the Accumulator.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 M H z}\) E.T. \\
2 & \(7(4,3)\) & 1.75
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
\(H\) is set if carry from bit 3; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is set if overflow; otherwise, it is reset.
N is reset.
C is set if carry from bit 7; otherwise, it is reset.

\section*{Example}

If the Accumulator contains 23 h , then upon the execution of an \(\operatorname{ADD} A, 33 \mathrm{~h}\) instruction, the Accumulator contains 56 h .

\section*{ADD A, (HL)}

\section*{Operation}
\(\mathrm{A} \leftarrow \mathrm{A}+(\mathrm{HL})\)

\section*{Op Code}

ADD

\section*{Operands}

A, (HL)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 0 & 0 & 0 & 0 & 1 & 1 & 0 \\
\hline
\end{tabular}

\section*{Description}

The byte at the memory address specified by the contents of the HL register pair is added to the contents of the Accumulator, and the result is stored in the Accumulator.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z ~ E . T . ~}\) \\
2 & \(7(4,3)\) & 1.75
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is set if carry from bit 3; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is set if overflow; otherwise, it is reset.
N is reset.
C is set if carry from bit 7; otherwise, it is reset.

\section*{Example}

If the Accumulator contains \(A 0 h\), register pair HL contains 2323 h , and memory location 2323 h contains byte 08 h , then upon the execution of an \(\operatorname{ADD} A,(H L)\) instruction, the Accumulator contains A8h.

\section*{ADD A, (IX + d)}

\section*{Operation}
\(\mathrm{A} \leftarrow \mathrm{A}+(\mathrm{IX}+\mathrm{d})\)

\section*{Op Code}

ADD

\section*{Operands}
\[
A,(I X+d)
\]
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
DD \\
\hline \hline 1 & 0 & 0 & 0 & 0 & 1 & 1 & 0 \\
\hline
\end{tabular} 86

\section*{Description}

The contents of the Index (register pair IX) Register is added to a two's complement displacement d to point to an address in memory. The contents of this address is then added to the contents of the Accumulator and the result is stored in the Accumulator.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z ~ E . T . ~}\) \\
5 & \(19(4,4,3,5,3)\) & 4.75
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is set if carry from bit 3; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is set if overflow; otherwise, it is reset.
N is reset.
C is set if carry from bit 7; otherwise, it is reset.

\section*{Example}

If the Accumulator contains 11h, Index Register IX contains 1000 h , and memory location 1005 h contains 22 h , then upon the execution of an ADD \(A\), \((I X+5 \mathrm{~h})\) instruction, the Accumulator contains 33 h .

\section*{Z80 CPU}

User Manual
zilog
AntIXYS Company

\section*{ADD A, (IY + d)}

\section*{Operation}
\(\mathrm{A} \leftarrow \mathrm{A}+(\mathrm{IY}+\mathrm{d})\)

\section*{Op Code}

ADD

\section*{Operands}
\[
A,(I Y+d)
\]
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 \\
\hline \hline 1 & 0 & 0 & 0 & 0 & 1 & 1 & 0 \\
\hline & FD \\
\hline & & & d & & & & \\
\hline & & & & \\
\hline
\end{tabular}

\section*{Description}

The contents of the Index (register pair IY) Register is added to a two's complement displacement \(d\) to point to an address in memory. The contents of this address is then added to the contents of the Accumulator, and the result is stored in the Accumulator.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
5 & \(19(4,4,3,5,3)\) & 4.75
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is set if carry from bit 3: otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is set if overflow; otherwise, it is reset.
N is reset.
C is set if carry from bit 7; otherwise, it is reset.

\section*{Example}

If the Accumulator contains 11h, Index Register IY contains 1000 h , and memory location 1005 h contains 22 h , then upon the execution of an ADD \(A,(I Y+5 \mathrm{~h})\) instruction, the Accumulator contains 33 h .

\section*{ADC A, s}

\section*{Operation}
\(\mathrm{A} \leftarrow \mathrm{A}+\mathrm{s}+\mathrm{CY}\)

\section*{Op Code}

ADC

\section*{Operands}

A, s
This \(s\) operand is any of \(r, n,(H L),(I X+d)\), or \((l Y+d)\) as defined for the analogous ADD instruction. These possible op code/operand combinations are assembled as follows in the object code:


ADC A, (HL)


ADC A, (IX+d)


ADC A, (IY+d)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 \\
\hline \hline 1 & 0 & 0 & 0 & 1 & 1 & 1 & 0 \\
\hline \hline & FD \\
\hline & & & & \(d\) & & & \\
\hline
\end{tabular}
\(r\) identifies registers \(\mathrm{B}, \mathrm{C}, \mathrm{D}, \mathrm{E}, \mathrm{H}, \mathrm{L}\), or A , assembled as follows in the object code field:
\begin{tabular}{cc} 
Register & r \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101 \\
A & 111
\end{tabular}

\section*{Description}

The \(s\) operand, along with the Carry Flag ( C in the F Register) is added to the contents of the Accumulator, and the result is stored in the Accumulator.
\begin{tabular}{cccc} 
Instruction & M Cycle & T States & 4 MHz E.T. \\
ADC A, r & 1 & 4 & 1.00 \\
ADC A, n & 2 & \(7(4,3)\) & 1.75 \\
ADC A, (HL) & 2 & \(7(4,3)\) & 1.75 \\
ADC A, (IX+d) & 5 & \(19(4,4,3,5,3)\) & 4.75 \\
ADC A, (IY+d) & 5 & \(19(4,4,3,5,3)\) & 4.75
\end{tabular}

\section*{Condition Bits Affected}

S is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is set if carry from bit 3; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is set if overflow; otherwise, it is reset.
N is reset.
C is set if carry from bit 7 : otherwise, it is reset.

\section*{Example}

If the Accumulator contents are 16 h , the Carry Flag is set, the HL register pair contains 6666 h , and address 6666 h contains 10 h , then upon the execution of an \(\mathrm{ADC} A\), (HL) instruction, the Accumulator contains 27 h .

\section*{SUB s}

\section*{Operation}
\(\mathrm{A} \leftarrow \mathrm{A}-\mathrm{s}\)

\section*{Op Code}

SUB

\section*{Operand}
s
This \(s\) operand is any of \(r, n,(H L),(I X+d)\), or \((l Y+d)\) as defined for the analogous ADD instruction. These possible op code/operand combinations are assembled as follows in the object code:

\(r\) identifies registers \(\mathrm{B}, \mathrm{C}, \mathrm{D}, \mathrm{E}, \mathrm{H}, \mathrm{L}\), or A assembled as follows in the object code field:
\begin{tabular}{cc} 
Register & r \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101 \\
A & 111
\end{tabular}

\section*{Description}

The \(s\) operand is subtracted from the contents of the Accumulator, and the result is stored in the Accumulator.
\begin{tabular}{cccc} 
Instruction & M Cycle & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
SUB r & 1 & 4 & 1.00 \\
SUB n & 2 & \(7(4,3)\) & 1.75 \\
SUB (HL) & 2 & \(7(4,3)\) & 1.75 \\
SUB (IX+d) & 5 & \(19(4,4,3,5,3)\) & 4.75 \\
SUB (IY+d) & 5 & \(19(4,4,3,5,3)\) & 4.75
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is set if borrow from bit 4 ; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is set if overflow; otherwise, it is reset.
N is set.
C is set if borrow; otherwise, it is reset.

\section*{Example}

If the Accumulator contents are 29 h , and the D Register contains 11 h , then upon the execution of a SUB \(D\) instruction, the Accumulator contains 18 h .

\section*{SBC A, s}

\section*{Operation}
\(\mathrm{A} \leftarrow \mathrm{A}-\mathrm{s}-\mathrm{CY}\)

\section*{Op Code}

SBC

\section*{Operands}

A, s
The \(s\) operand is any of \(r, n,(H L),(I X+d)\), or \((I Y+d)\) as defined for the analogous ADD instructions. These possible op code/operand combinations are assembled as follows in the object code.

\(r\) identifies registers \(\mathrm{B}, \mathrm{C}, \mathrm{D}, \mathrm{E}, \mathrm{H}, \mathrm{L}\), or A assembled as follows in the object code field:
\begin{tabular}{cc} 
Register & r \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101 \\
A & 111
\end{tabular}

\section*{Description}

The \(s\) operand, along with the Carry flag ( C in the F Register) is subtracted from the contents of the Accumulator, and the result is stored in the Accumulator.
\begin{tabular}{cccc} 
Instruction & M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
SBC A, r & 1 & 4 & 1.00 \\
SBC A, n & 2 & \(7(4,3)\) & 1.75 \\
SBC A, (HL) & 2 & \(7(4,3)\) & 1.75 \\
SBC A, (IX+d) & 5 & \(19(4,4,3,5,3)\) & 4.75 \\
SBC A, (IY+d) & 5 & \(19(4,4,3,5,3)\) & 4.75
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is set if borrow from bit 4; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is reset if overflow; otherwise, it is reset.
N is set.
C is set if borrow; otherwise, it is reset.

\section*{Example}

If the Accumulator contains 16 h , the carry flag is set, the HL register pair contains 3433 h , and address 3433 h contains 05 h , then upon the execution of an SBC \(A\), (HL) instruction, the Accumulator contains 10 h .

\section*{AND s}

\section*{Operation}
\(\mathrm{A} \leftarrow \mathrm{A} \wedge \mathrm{s}\)

\section*{Op Code}

AND

\section*{Operand}
s
The \(s\) operand is any of \(r, n,(H L),(I X+d)\), or \((I Y+d)\), as defined for the analogous ADD instructions. These possible op code/operand combinations are assembled as follows in the object code:

\(r\) identifies registers \(\mathrm{B}, \mathrm{C}, \mathrm{D}, \mathrm{E}, \mathrm{H}, \mathrm{L}\), or A specified in the assembled object code field, as follows:
\begin{tabular}{cc} 
Register & r \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101 \\
A & 111
\end{tabular}

\section*{Description}

A logical AND operation is performed between the byte specified by the \(s\) operand and the byte contained in the Accumulator; the result is stored in the Accumulator.
\begin{tabular}{cccc} 
Instruction & M Cycles & \(\mathbf{T}\) States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
AND r & 1 & 4 & 1.00 \\
AND n & 2 & \(7(4,3)\) & 1.75 \\
AND (HL) & 2 & \(7(4,3)\) & 1.75 \\
AND (IX+d) & 5 & \(19(4,4,3,5,3)\) & 4.75 \\
AND (IX+d) & 5 & \(19(4,4,3.5,3)\) & 4.75
\end{tabular}

\section*{Condition Bits Affected}

S is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is set.
\(\mathrm{P} / \mathrm{V}\) is reset if overflow; otherwise, it is reset.
N is reset.
C is reset.

\section*{Example}

If Register B contains 7Bh (0111 1011) and the Accumulator contains C3h (1100 0011), then upon the execution of an AND B instruction, the Accumulator contains 43h (0100 0011).

\section*{OR s}

\section*{Operation}
\(\mathrm{A} \leftarrow \mathrm{A} \vee \mathrm{s}\)

\section*{Op Code}

OR

\section*{Operand}
s
The \(s\) operand is any of \(r, n,(H L),(I X+d)\), or \((l Y+d)\), as defined for the analogous ADD instructions. These possible op code/operand combinations are assembled as follows in the object code:

\(r\) identifies registers \(\mathrm{B}, \mathrm{C}-, \mathrm{D}, \mathrm{E}, \mathrm{H}, \mathrm{L}\), or A specified in the assembled object code field, as follows:
\begin{tabular}{cc} 
Register & \(\mathbf{r}\) \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101 \\
A & 111
\end{tabular}

\section*{Description}

A logical OR operation is performed between the byte specified by the \(s\) operand and the byte contained in the Accumulator; the result is stored in the Accumulator.
\begin{tabular}{cccc} 
Instruction & M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
OR r & 1 & 4 & 1.00 \\
OR n & 2 & \(7(4,3)\) & 1.75 \\
OR (HL) & 2 & \(7(4,3)\) & 1.75 \\
OR (IX+d) & 5 & \(19(4,4,3,5,3)\) & 4.75 \\
OR (IY+d) & 5 & \(19(4,4,3,5,3)\) & 4.75
\end{tabular}

\section*{Condition Bits Affected}

S is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is set if overflow; otherwise, it is reset.
N is reset.
C is reset.

\section*{Example}

If the H Register contains \(48 \mathrm{~h}(01000100)\), and the Accumulator contains \(12 \mathrm{~h}(0001\) 0010 ), then upon the execution of an OR H instruction, the Accumulator contains 5Ah (0101 1010).

\section*{Operation}
\(\mathrm{A} \leftarrow \mathrm{A} \oplus \mathrm{s}\)

\section*{Op Code}

XOR

\section*{Operand}
\(S\)
The \(s\) operand is any of \(r, n,(H L),(I X+d)\), or \((I Y+d)\), as defined for the analogous ADD instructions. These possible Op Code/operand combinations are assembled as follows in the object code:

\(r\) identifies registers B, C, D, E, H, L, or A specified in the assembled object code field, as follows:
\begin{tabular}{cc} 
Register & r \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101 \\
A & 111
\end{tabular}

\section*{Description}

The logical exclusive-OR operation is performed between the byte specified by the \(s\) operand and the byte contained in the Accumulator; the result is stored in the Accumulator.
\begin{tabular}{llll} 
Instruction & M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z ~ E . T . ~}\) \\
XOR r & 1 & 4 & 1.00 \\
XOR n & 2 & \(7(4,3)\) & 1.75 \\
XOR (HL) & 2 & \(7(4,3)\) & 1.75 \\
XOR \((\mathrm{IX}+\mathrm{d})\) & 5 & \(19(4,4,3,5,3)\) & 4.75 \\
XOR \((\mathrm{IY}+\mathrm{d})\) & 5 & \(19(4,4,3,5,3)\) & 4.75
\end{tabular}

\section*{Condition Bits Affected}

S is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is set if parity even; otherwise, it is reset.
N is reset.
C is reset.

\section*{Example}

If the Accumulator contains 96 h (10010110), then upon the execution of an XOR 5Dh ( \(5 \mathrm{Dh}=0101\) 1101) instruction, the Accumulator contains CBh (1100 1011).

\section*{CP s}

\section*{Operation}

A -s

\section*{Op Code}

CP

\section*{Operand}
s
The \(s\) operand is any of \(r, n,(H L),(I X+d)\), or \((l Y+d)\), as defined for the analogous ADD instructions. These possible op code/operand combinations are assembled as follows in the object code:

\(r\) identifies registers B, C, D, E, H, L, or A specified in the assembled object code field, as follows:
\begin{tabular}{cc} 
Register & r \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101 \\
A & 111
\end{tabular}

\section*{Description}

The contents of the \(s\) operand are compared with the contents of the Accumulator. If there is a true compare, the Z flag is set. The execution of this instruction does not affect the contents of the Accumulator.
\begin{tabular}{cccc} 
Instruction & \(\mathbf{M}\) Cycles & \(\mathbf{T}\) States & \(\mathbf{4} \mathbf{~ M H z ~ E . T . ~}\) \\
CP r & 1 & 4 & 1.00 \\
CP n & 2 & \(7(4,3)\) & 1.75 \\
\(\mathrm{CP}(\mathrm{HL})\) & 2 & \(7(4,3)\) & 1.75 \\
\(\mathrm{CP}(\mathrm{IX}+\mathrm{d})\) & 5 & \(19(4,4,3,5,3)\) & 4.75 \\
\(\mathrm{CP}(\mathrm{IY}+\mathrm{d})\) & 5 & \(19(4,4,3,5,3)\) & 4.75
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, \(i\) is reset.
H is set if borrow from bit 4; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is set if overflow; otherwise, it is reset.
N is set.
C is set if borrow; otherwise, it is reset.

\section*{Example}

If the Accumulator contains 63 h , the HL register pair contains 6000 h , and memory location 6000 h contains 60 h , the instruction CP (HL) results in the PN flag in the F Register resetting.

INC r

\section*{Operation}
\(\mathrm{r} \leftarrow \mathrm{r}+1\)

\section*{Op Code}

INC

\section*{Operand}
\(r\)


\section*{Description}

Register \(r\) is incremented and register \(r\) identifies any of the registers A, B, C, D, E, H, or L , assembled as follows in the object code.
\begin{tabular}{cc} 
Register & \(\mathbf{r}\) \\
A & 111 \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101
\end{tabular}
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 ~ M H z}\) E.T. \\
1 & 4 & 1.00
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is set if carry from bit 3 ; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is set if \(r\) was 7Fh before operation; otherwise, it is reset.

\section*{Z80 CPU}

User Manual


N is reset.
C is not affected.

\section*{Example}

If the D Register contains 28 h , then upon the execution of an INC \(D\) instruction, the D Register contains 29 h .

\section*{INC (HL)}

\section*{Operation}
\((\mathrm{HL}) \leftarrow(\mathrm{HL})+1\)

\section*{Op Code}

INC

\section*{Operand}
(HL)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & 1 & 1 & 0 & 1 & 0 & 0 \\
\hline
\end{tabular}

\section*{Description}

The byte contained in the address specified by the contents of the HL register pair is incremented.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
3 & \(11(4,4,3)\) & 2.75
\end{tabular}

\section*{Condition Bits Affected}

S is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, \(i\) is reset.
H is set if carry from bit 3; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is set if (HL) was 7Fh before operation; otherwise, it is reset.
N is reset.
C is not affected.

\section*{Example}

If the HL register pair contains 3434 h and address 3434 h contains 82 h , then upon the execution of an INC (HL) instruction, memory location 3434 h contains 83 h .

INC (IX+d)

\section*{Operation}
\((\mathrm{IX}+\mathrm{d}) \leftarrow(\mathrm{IX}+\mathrm{d})+1\)

\section*{Op Code}

INC

\section*{Operands}
(IX \(+d\) )
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
DD \\
\hline 0 & 0 & 1 & 1 & 0 & 1 & 0 & 0 \\
\hline
\end{tabular} 34

\section*{Description}

The contents of Index Register IX (register pair IX) are added to the two's-complement displacement integer, \(d\), to point to an address in memory. The contents of this address are then incremented.

M Cycles
6

T States
\(23(4,4,3,5,4,3)\)

4 MHz E.T.
5.75

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
\(H\) is set if carry from bit 3 ; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is set if \((I X+d)\) was 7 Fh before operation; otherwise, it is reset.
N is reset.
C is not affected.

\section*{Example}

If Index Register pair IX contains 2020 h and memory location 2030 h contains byte 34 h , then upon the execution of an INC (IX+10h) instruction, memory location 2030 h contains 35 h .

\section*{INC (IY+d)}

\section*{Operation}
\((\mathrm{l}+\mathrm{d}) \leftarrow(\mathrm{l} \mathrm{Y}+\mathrm{d})+1\)

\section*{Op Code}

INC

\section*{Operands}
\((l Y+d)\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 \\
FD \\
\hline 0 & 0 & 1 & 1 & 0 & 1 & 0 & 0 \\
\hline
\end{tabular} 34

\section*{Description}

The contents of Index Register IY (register pair IY) are added to the two's-complement displacement integer, \(d\), to point to an address in memory. The contents of this address are then incremented.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
6 & \(23(4,4,3,5,4,3)\) & 5.75
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is set if carry from bit 3; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is set if \((I Y+d)\) was 7Fh before operation; otherwise, it is reset.
N is reset.
C is not affected.

\section*{Example}

If Index Register IY are 2020 h and memory location 2030 h contains byte 34 h , then upon the execution of an INC (IY+10h) instruction, memory location 2030 h contains 35 h .

DEC m

\section*{Operation}
\(\mathrm{m} \leftarrow \mathrm{m}-1\)

\section*{Op Code}

DEC

\section*{Operand}
m
The \(m\) operand is any of \(r,(H L),(I X+d)\), or \((I Y+d)\), as defined for the analogous INC instructions. These possible op code/operand combinations are assembled as follows in the object code:

\(r\) identifies registers \(\mathrm{B}, \mathrm{C}, \mathrm{D}, \mathrm{E}, \mathrm{H}, \mathrm{L}\), or A assembled as follows in the object code field:
\begin{tabular}{cc} 
Register & r \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101 \\
A & 111
\end{tabular}

\section*{Description}

The byte specified by the \(m\) operand is decremented.
\begin{tabular}{cccc} 
Instruction & M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
DEC r & 1 & 4 & 1.00 \\
DEC \((\mathrm{HL})\) & 3 & \(11(4,4,3)\) & 2.75 \\
DEC \((\mathrm{IX}+\mathrm{d})\) & 6 & \(23(4,4,3,5,4,3)\) & 5.75 \\
DEC \((\mathrm{IY}+\mathrm{d})\) & 6 & \(23(4,4,3,5,4,3)\) & 5.75
\end{tabular}

\section*{Condition Bits Affected}

S is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is set if borrow from bit 4, otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is set if \(m\) was 80 h before operation; otherwise, it is reset.
N is set.
C is not affected.

\section*{Example}

If the \(D\) Register contains byte 2Ah, then upon the execution of a DEC \(D\) instruction, the \(D\) Register contains 29 h .

\section*{General-Purpose Arithmetic and CPU Control Groups}

The following general-purpose arithmetic and CPU control group instructions are each described in this section. Simply click to jump to an instruction's description to learn more.

DAA - see page 173
CPL - see page 175
NEG - see page 176
CCF - see page 178
SCF - see page 179
NOP - see page 180
HALT - see page 181
DI - see page 182
EI - see page 183
IM 0 - see page 184
IM 1 - see page 185
IM 2 - see page 186

\section*{Operation}
@

\section*{Op Code}

DAA
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & 1 & 0 & 0 & 1 & 1 & 1 \\
\hline
\end{tabular}

\section*{Operands}

None.

\section*{Description}

This instruction conditionally adjusts the Accumulator for BCD addition and subtraction operations. For addition (ADD, ADC, INC) or subtraction (SUB, SBC, DEC, NEG), the following table indicates the operation being performed:
\begin{tabular}{ccccccc} 
& \multicolumn{3}{c}{\begin{tabular}{c} 
Hex Value \\
In Upper \\
Digit
\end{tabular}} & \begin{tabular}{c} 
Hex Value \\
In Lower \\
D Before \\
Digit \\
Operation \\
C Before \\
DAA \\
(Bits 7-4) \\
DAA
\end{tabular} & \begin{tabular}{c} 
Number \\
Added To \\
Byte
\end{tabular} & \begin{tabular}{c} 
C After \\
DAA
\end{tabular} \\
& 0 & \(9-0\) & 0 & \(0-9\) & 00 & 0 \\
& 0 & \(0-8\) & 0 & A-F & 06 & 0 \\
ADD & 0 & \(0-9\) & 1 & \(0-3\) & 06 & 0 \\
ADC & 0 & A-F & 0 & \(0-9\) & 60 & 1 \\
INC & 0 & \(9-F\) & 0 & A-F & 66 & 1 \\
& 0 & A-F & 1 & \(0-3\) & 66 & 1 \\
& 1 & \(0-2\) & 0 & \(0-9\) & 60 & 1 \\
& 1 & \(0-2\) & 0 & A-F & 66 & 1 \\
SUB & 1 & \(0-3\) & 1 & \(0-3\) & 66 & 1 \\
SBC & 0 & \(0-9\) & 0 & \(0-9\) & 00 & 0 \\
DEC & 0 & \(0-8\) & 1 & \(6-F\) & FA & 0 \\
NEG & 1 & \(7-F\) & 0 & \(0-9\) & A0 & 1 \\
& 1 & \(6-7\) & 1 & \(6-F\) & \(9 A\) & 1
\end{tabular}
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
1 & 4 & 1.00
\end{tabular}

\section*{Condition Bits Affected}

S is set if most-significant bit of the Accumulator is 1 after an operation; otherwise, it is reset.

Z is set if the Accumulator is 0 after an operation; otherwise, it is reset.
H : see the DAA instruction table on the previous page.
\(\mathrm{P} / \mathrm{V}\) is set if the Accumulator is at even parity after an operation; otherwise, it is reset.
N is not affected.
C: see the DAA instruction table on the previous page.

\section*{Example}

An addition operation is performed between 15 (BCD) and 27 (BCD); simple decimal arithmetic provides the following result:

15
\[
+27
\]
\[
42
\]

The binary representations are added in the Accumulator according to standard binary arithmetic, as follows:
\begin{tabular}{rl}
0001 & 0101 \\
+0010 & \(\underline{0111}\) \\
\hline 0011 & 1100
\end{tabular}\(=3 \mathrm{C}\)

The sum is ambiguous. The DAA instruction adjusts this result so that the correct BCD representation is obtained, as follows:
\begin{tabular}{rll}
0011 & 1100 & \\
+0000 & \(\underline{0110}\) & \(=42\)
\end{tabular}

\section*{CPL}

\section*{Operation}
\(\mathrm{A} \leftarrow \overline{\mathrm{A}}\)

\section*{Op Code}

CPL
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & 1 & 0 & 1 & 1 & 1 & 1 \\
\(2 F\) \\
\hline
\end{tabular}

\section*{Operands}

None.

\section*{Description}

The contents of the Accumulator (Register A) are inverted (one's complement).
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E. \(\mathbf{T}\). \\
1 & 4 & 1.00
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is not affected.
Z is not affected.
H is set.
\(\mathrm{P} / \mathrm{V}\) is not affected.
N is set.
C is not affected.

\section*{Example}

If the Accumulator contains 10110100 , then upon the execution of a CPL instruction, the Accumulator contains 01001011.

\section*{Z80 CPU}

User Manual

NEG

\section*{Operation}
\(\mathrm{A} \leftarrow 0-\mathrm{A}\)

\section*{Op Code}

NEG
\begin{tabular}{l}
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
ED \\
\hline 0 & 1 & 0 & 0 & 0 & 1 & 0 & 0 \\
4
\end{tabular} \\
\multicolumn{6}{l}{} \\
Operands
\end{tabular}

None.

\section*{Description}

The contents of the Accumulator are negated (two's complement). This method is the same as subtracting the contents of the Accumulator from zero.

Note: The 80 h address remains unchanged.
\begin{tabular}{ccc} 
M Cycles & T States & 4 MHz E.T. \\
2 & \(8(4,4)\) & 2.00
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is set if borrow from bit 4; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is set if Accumulator was 80 h before operation; otherwise, it is reset.
N is set.
C is set if Accumulator was not 00 h before operation; otherwise, it is reset.

\section*{Example}

The Accumulator contains the following data:
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 0 & 0 & 1 & 1 & 0 & 0 & 0 \\
\hline
\end{tabular}

Upon the execution of a NEG instruction, the Accumulator contains:
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 1 & 1 & 0 & 1 & 0 & 0 & 0 \\
\hline
\end{tabular}

\section*{Z80 CPU}

User Manual

\section*{CCF}

\section*{Operation}
\(\mathrm{CY} \leftarrow \overline{\mathrm{CY}}\)

\section*{Op Code}

CCF
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & 1 & 1 & 1 & 1 & 1 & 1 \\
\hline
\end{tabular}

\section*{Operands}

None.

\section*{Description}

The Carry flag in the F Register is inverted.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E. \(\mathbf{T}\). \\
1 & 4 & 1.00
\end{tabular}

\section*{Condition Bits Affected}

S is not affected.
Z is not affected.
H , previous carry is copied.
\(\mathrm{P} / \mathrm{V}\) is not affected.
N is reset.
C is set if CY was 0 before operation; otherwise, it is reset.

\section*{SCF}

\section*{Operation}

CY \(\leftarrow 1\)

\section*{Op Code}

SCF
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & 1 & 1 & 0 & 1 & 1 & 1 \\
\hline
\end{tabular}

\section*{Operands}

None.

\section*{Description}

The Carry flag in the F Register is set.
M Cycles \(\quad T\) States \(\quad 4 \mathrm{MHz}\) E.T.
1
4
1.00

\section*{Condition Bits Affected}

S is not affected.
Z is not affected.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is not affected.
N is reset.
C is set.

\section*{Z80 CPU}

User Manual
\(7 i \| 00^{*}\)

\section*{NOP}

\section*{Operation}

\section*{Op Code}

NOP
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\
0
\end{tabular}

\section*{Operands}

None.

\section*{Description}

The CPU performs no operation during this machine cycle.
\begin{tabular}{ccc} 
M Cycles & T States & 4 MHz E.T. \\
1 & 4 & 1.00
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{HALT}

\section*{Operation}

\section*{Op Code}

HALT
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 1 & 1 & 1 & 0 & 1 & 1 & 0 \\
76 \\
\hline
\end{tabular}

\section*{Operands}

None.

\section*{Description}

The HALT instruction suspends CPU operation until a subsequent interrupt or reset is received. While in the HALT state, the processor executes NOPs to maintain memory refresh logic.
\begin{tabular}{ccc} 
M Cycles & T States & 4 MHz E.T. \\
1 & 4 & 1.00
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Z80 CPU}

User Manual
\(7 i!0\)

\section*{DI}

\section*{Operation}

IFF \(\leftarrow 0\)

\section*{Op Code}

DI
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 0 & 0 & 1 & 1 \\
F3 \\
\hline
\end{tabular}

\section*{Operands}

None.

\section*{Description}

DI disables the maskable interrupt by resetting the interrupt enable flip-flops (IFF1 and IFF2).

Note: This instruction disables the maskable interrupt during its execution.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
1 & 4 & 1.00
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

When the CPU executes the instruction DI the maskable interrupt is disabled until it is subsequently re-enabled by an EI instruction. The CPU does not respond to an Interrupt Request (INT) signal.

\section*{Operation}

IFF \(\leftarrow 1\)

\section*{Op Code}

EI
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 0 & 1 & 1 \\
\hline
\end{tabular}

\section*{Operands}

None.

\section*{Description}

The enable interrupt instruction sets both interrupt enable flip flops (IFFI and IFF2) to a logic 1 , allowing recognition of any maskable interrupt.

Note: During the execution of this instruction and the following instruction, maskable interrupts are disabled.
\begin{tabular}{ccc} 
M Cycles & T States & 4 MHz E.T. \\
1 & 4 & 1.00
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

When the CPU executes an EI RETI instruction, the maskable interrupt is enabled then upon the execution of an the RETI instruction.

\section*{Z80 CPU}

User Manual

IM 0

\section*{Operation}

Set Interrupt Mode 0

\section*{Op Code}

IM

\section*{Operand}

0
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline 0 & 1 & 0 & 0 & 0 & 1 & 1 & 0 \\
\hline
\end{tabular}

\section*{Description}

The IM 0 instruction sets Interrupt Mode 0 . In this mode, the interrupting device can insert any instruction on the data bus for execution by the CPU. The first byte of a multi-byte instruction is read during the interrupt acknowledge cycle. Subsequent bytes are read in by a normal memory read sequence.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 M H z}\) E.T. \\
2 & \(8(4,4)\) & 2.00
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{IM 1}

\section*{Operation}

Set Interrupt Mode 1

\section*{Op Code}

IM

\section*{Operand}

1
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
ED \\
\hline 0 & 1 & 0 & 1 & 0 & 1 & 1 & 0 \\
\hline
\end{tabular}

\section*{Description}

The IM 1 instruction sets Interrupt Mode 1. In this mode, the processor responds to an interrupt by executing a restart at address 0038 h .
\begin{tabular}{ccc} 
M Cycles & T States & 4 MHz E.T. \\
2 & \(8(4,4)\) & 2.00
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Z80 CPU}

User Manual

IM 2

\section*{Operation}

Set Interrupt Mode 2

\section*{Op Code}

IM

\section*{Operand}

2
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline \hline 0 & 1 & 0 & 1 & 1 & 1 & 1 & 0 \\
\hline
\end{tabular}

\section*{Description}

The IM 2 instruction sets the vectored Interrupt Mode 2. This mode allows an indirect call to any memory location by an 8 -bit vector supplied from the peripheral device. This vector then becomes the least-significant eight bits of the indirect pointer, while the I Register in the CPU provides the most-significant eight bits. This address points to an address in a vector table that is the starting address for the interrupt service routine.
\begin{tabular}{ccc} 
M Cycles & T States & 4 MHz E.T. \\
2 & \(8(4,4)\) & 2.00
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{16-Bit Arithmetic Group}

The following 16-bit arithmetic group instructions are each described in this section. Simply click to jump to an instruction's description to learn more.

ADD HL, ss - see page 188
ADC HL, ss - see page 190
SBC HL, ss - see page 192
ADD IX, pp - see page 194
ADD IY, rr - see page 196
INC ss - see page 198
INC IX - see page 199
INC IY - see page 200
DEC ss - see page 201
DEC IX - see page 202
DEC IY - see page 203

\section*{Z80 CPU}

User Manual
zilog
Embedded in Lifo

\section*{ADD HL, ss}

\section*{Operation}
\(\mathrm{HL} \leftarrow \mathrm{HL}+\mathrm{ss}\)

\section*{Op Code}

ADD

\section*{Operands}

HL, ss
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & s & s & 1 & 0 & 0 & 1 \\
\hline
\end{tabular}

\section*{Description}

The contents of register pair ss (any of register pairs BC, DE, HL, or SP) are added to the contents of register pair HL and the result is stored in HL. In the assembled object code, operand ss is specified as follows:
\begin{tabular}{cc}
\begin{tabular}{c} 
Register \\
Pair
\end{tabular} & \(\mathbf{s s}\) \\
BC & 00 \\
DE & 01 \\
HL & 10 \\
SP & 11
\end{tabular}

M Cycles \(\quad\) T States \(\quad 4 \mathrm{MHz}\) E.T.
3
\(11(4,4,3)\)
2.75

\section*{Condition Bits Affected}
\(S\) is not affected.
Z is not affected.
H is set if carry from bit 11 ; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is not affected.
N is reset.

C is set if carry from bit 15 ; otherwise, it is reset.

\section*{Example}

If register pair HL contains the integer 4242 h and register pair DE contains 1111 h , then upon the execution of an ADD HL, DE instruction, the HL register pair contains 5353h.

\section*{Z80 CPU}

User Manual
zilog
An-IIXYS Company

\section*{ADC HL, ss}

\section*{Operation}
\(\mathrm{HL} \leftarrow \mathrm{HL}+\mathrm{ss}+\mathrm{CY}\)

\section*{Op Code}

ADC

\section*{Operands}

HL, ss
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline 0 & 1 & s & s & 1 & 0 & 1 & 0 \\
\hline
\end{tabular}

\section*{Description}

The contents of register pair ss (any of register pairs BC, DE, HL, or SP) are added with the Carry flag (C flag in the F Register) to the contents of register pair HL, and the result is stored in HL. In the assembled object code, operand ss is specified as follows:
\begin{tabular}{cc}
\begin{tabular}{c} 
Register \\
Pair
\end{tabular} & ss \\
BC & 00 \\
DE & 01 \\
HL & 10 \\
SP & 11
\end{tabular}
M Cycles \(\quad\) T States \(\quad 4 \mathrm{MHz}\) E.T.

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is set if carry from bit 11 ; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is set if overflow; otherwise, it is reset.

N is reset.
C is set if carry from bit 15 ; otherwise, it is reset.

\section*{Example}

If register pair BC contains 2222 h , register pair HL contains 5437 h , and the Carry Flag is set, then upon the execution of an ADC HL, BC instruction, HL contains 765Ah.

\section*{SBC HL, ss}

\section*{Operation}
\(\mathrm{HL} \leftarrow \mathrm{HL}-\mathrm{ss}-\mathrm{CY}\)

\section*{Op Code}

SBC

\section*{Operands}

HL, ss
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline 0 & 1 & s & s & 0 & 0 & 1 & 0 \\
\hline
\end{tabular}

\section*{Description}

The contents of the register pair ss (any of register pairs BC, DE, HL, or SP) and the Carry Flag (C flag in the F Register) are subtracted from the contents of register pair HL, and the result is stored in HL. In the assembled object code, operand ss is specified as follows:
\begin{tabular}{cc}
\begin{tabular}{c} 
Register \\
Pair
\end{tabular} & ss \\
BC & 00 \\
DE & 01 \\
\(H L\) & 10 \\
SP & 11
\end{tabular}
\(\begin{array}{ccc}\text { M Cycles } & \text { T States } & 4 \mathrm{MHz} \text { E.T. } \\ 4 & 15(4,4,4,3) & 3.75\end{array}\)

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is set if borrow from bit 12 ; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is set if overflow; otherwise, it is reset.

N is set.
C is set if borrow; otherwise, it is reset.

\section*{Example}

If the HL register pair contains 9999 h , register pair DE contains 1111h, and the Carry flag is set, then upon the execution of an SBC HL, DE instruction, HL contains 8887 h .

\section*{ADD IX, pp}

\section*{Operation}

IX \(\leftarrow \mathrm{IX}+\mathrm{pp}\)

\section*{Op Code}

ADD

\section*{Operands}
\(I X, p p\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
\hline 0 & 0 & p & p & 1 & 0 & 0 & 1 \\
\hline
\end{tabular}

\section*{Description}

The contents of register pair pp (any of register pairs BC, DE, IX, or SP) are added to the contents of Index Register IX, and the results are stored in IX. In the assembled object code, operand \(p p\) is specified as follows:
\begin{tabular}{ccc}
\begin{tabular}{c} 
Register \\
Pair
\end{tabular} & ss & \\
BC & 00 & \\
DE & 01 & \\
IX & 10 & \\
SP & 11 & \\
& & \\
M Cycles & T States & \(\mathbf{4 M H z}\) E.T. \\
4 & \(15(4,4,4,3)\) & 3.75
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is not affected.
Z is not affected.
H is set if carry from bit 11 ; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is not affected.

N is reset.
C is set if carry from bit 15 ; otherwise, it is reset.

\section*{Example}

If Index Register IX contains 333h and register pair BC contains 5555h, then upon the execution of an ADD \(I X, B C\) instruction, IX contains 8888 h .

\section*{Z80 CPU}

User Manual
zilog
An-IIXYS Company

\section*{ADD IY, rr}

\section*{Operation}
\(\mathrm{IY} \leftarrow \mathrm{IY}+\mathrm{rr}\)

\section*{Op Code}

ADD

\section*{Operands}
\(I Y, r r\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 \\
\hline \hline 0 & 0 & r & r & 1 & 0 & 0 & 1 \\
\hline
\end{tabular}

\section*{Description}

The contents of register pair \(r r\) (any of register pairs BC, DE, IY, or SP) are added to the contents of Index Register IY, and the result is stored in IY. In the assembled object code, the \(r r\) operand is specified as follows:
\begin{tabular}{cc}
\begin{tabular}{c} 
Register \\
Pair
\end{tabular} & ss \\
BC & 00 \\
DE & 01 \\
IY & 10 \\
SP & 11
\end{tabular}

M Cycles \(\quad\) T States \(\quad 4 \mathrm{MHz}\) E.T.
4 \(15(4,4,4,3)\) 3.75

\section*{Condition Bits Affected}

S is not affected.
Z is not affected.
H is set if carry from bit 11 ; otherwise, it is reset.
\(\mathrm{P} / \mathrm{V}\) is not affected.

N is reset.
C is set if carry from bit 15 ; otherwise, it is reset.

\section*{Example}

If Index Register IY contains 333 h and register pair BC contains 555 h , then upon the execution of an ADD IY, BC instruction, IY contains 8888 h .

INC ss

\section*{Operation}

SS \(\leftarrow \mathrm{SS}+1\)

\section*{Op Code}

INC
Operand
SS
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & s & s & 0 & 0 & 1 & 1 \\
\hline
\end{tabular}

\section*{Description}

The contents of register pair ss (any of register pairs BC, DE, HL, or SP) are incremented. In the assembled object code, operand ss is specified as follows:
\begin{tabular}{ccc}
\begin{tabular}{c} 
Register \\
Pair
\end{tabular} & ss & \\
BC & 00 & \\
DE & 01 & \\
HL & 10 & \\
SP & 11 & \\
& & \\
M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
1 & 6 & \(\mathbf{1 . 5 0}\)
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If the register pair contains 1000 h , then upon the execution of an INC HL instruction, HL contains 1001h.

\section*{Operation}

IX \(\leftarrow\) IX + 1

\section*{Op Code}

INC
Operand
IX
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
\hline 0 & DD \\
\hline 0 & 0 & 1 & 0 & 0 & 0 & 1 & 1 \\
2 & 23 \\
\hline
\end{tabular}

\section*{Description}

The contents of Index Register IX are incremented.
\begin{tabular}{ccc}
\(M\) Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
2 & \(10(4,6)\) & 2.50
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If Index Register IX contains the integer 3300 h , then upon the execution of an INC IX instruction, Index Register IX contains 3301h.

INC IY

\section*{Operation}

IY \(\leftarrow\) IY + 1

\section*{Op Code}

INC
Operand
IY
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 \\
\hline 0 & 0 & 1 & 0 & 0 & 0 & 1 & 1 \\
\hline
\end{tabular}

\section*{Description}

The contents of Index Register IY are incremented.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
2 & \(10(4,6)\) & 2.50
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If the index register contains 2977 h , then upon the execution of an INC IY instruction, Index Register IY contains 2978 h .

\section*{DEC ss}

\section*{Operation}

Ss \(\leftarrow\) Ss -1

\section*{Op Code}

DEC

\section*{Operand}
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & s & s & 1 & 0 & 1 & 1 \\
\hline
\end{tabular}

\section*{Description}

The contents of register pair ss (any of the register pairs BC, DE, HL, or SP) are decremented. In the assembled object code, operand ss is specified as follows:
\begin{tabular}{ccc}
\begin{tabular}{c} 
Register \\
Pair
\end{tabular} & ss & \\
BC & 00 & \\
DE & 01 & \\
HL & 10 & \\
SP & 11 & \\
& & \(4 \mathbf{M H z ~ E . T . ~}\) \\
M Cycles & T States \\
1 & 6 & 1.50
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If register pair HL contains 1001 h , then upon the execution of an DEC HL instruction, HL contains 1000 h .

\section*{DEC IX}

\section*{Operation}

IX \(\leftarrow\) IX -1

\section*{Op Code}

DEC

\section*{Operand}

IX
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
\hline 0 & DD \\
\hline 0 & 0 & 1 & 0 & 1 & 0 & 1 & 1 \\
\(2 B\)
\end{tabular}

\section*{Description}

The contents of Index Register IX are decremented.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
2 & \(10(4,6)\) & 2.50
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If Index Register IX contains 2006 h , then upon the execution of a DEC \(I X\) instruction, Index Register IX contains 2005 h .

\section*{DEC IY}

\section*{Operation}
\(\mathrm{IY} \leftarrow \mathrm{IY}-1\)

\section*{Op Code}

DEC

\section*{Operand}

IY
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 \\
\hline 0 & 0 & 1 & 0 & 1 & 0 & 1 & 1 \\
\hline
\end{tabular}

\section*{Description}

The contents of Index Register IY are decremented.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z ~ E . T . ~}\) \\
2 & \(10(4,6)\) & 2.50
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If Index Register IY contains 7649 h , then upon the execution of a DEC IY instruction, Index Register IY contains 7648h.

\section*{Rotate and Shift Group}

The following rotate and shift group instructions are each described in this section. Simply click to jump to an instruction's description to learn more.

RLCA - see page 205
RLA - see page 207
RRCA - see page 209
RRA - see page 211
RLC r - see page 213
RLC (HL) - see page 215
RLC (IX+d) - see page 217
RLC (IY+d) - see page 219
RL m - see page 221
\(\underline{\text { RRC m }}\) - see page 224
RR m - see page 227
SLA \(m\) - see page 230
SRA m - see page 233
SRL m - see page 236
RLD - see page 238
RRD - see page 240

\section*{RLCA}

\section*{Operation}


\section*{Op Code}

RLCA

\section*{Operands}

None.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & 0 & 0 & 0 & 1 & 1 & 1 \\
0
\end{tabular}

\section*{Description}

The contents of the Accumulator (Register A) are rotated left 1 bit position. The sign bit (bit 7) is copied to the Carry flag and also to bit 0 . Bit 0 is the least-significant bit.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
1 & 4 & 1.00
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is not affected.
Z is not affected.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is not affected.
N is reset.
C is data from bit 7 of Accumulator.

\section*{Z80 CPU}

User Manual


\section*{Example}

The Accumulator contains the following data:
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & \multicolumn{1}{c}{3} & 2 & 1 & 0 \\
\hline 1 & 0 & 0 & 0 & 1 & 0 & 0 & 0 \\
\hline
\end{tabular}

Upon the execution of an RLCA instruction, the Accumulator and Carry flag contains:
\begin{tabular}{|ll|l|l|l|l|l|l|l|} 
C & 7 & \multicolumn{1}{r}{6} & 5 & 4 & 3 & 2 & 1 & \multicolumn{1}{c}{0} \\
\hline 1 & 0 & 0 & 0 & 1 & 0 & 0 & 0 & 1 \\
\hline
\end{tabular}

\section*{RLA}

\section*{Operation}


\section*{Op Code}

RLA

\section*{Operands}

None.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & 0 & 1 & 0 & 1 & 1 & 1 \\
\hline
\end{tabular}

\section*{Description}

The contents of the Accumulator (Register A) are rotated left 1 bit position through the Carry flag. The previous contents of the Carry flag are copied to bit 0 . Bit 0 is the leastsignificant bit.
```

M Cycles T States 4 MHz E.T.
1
4
1.00

```

\section*{Condition Bits Affected}

Condition Bits Affected.
\(S\) is not affected.
Z is not affected.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is not affected.
N is reset.
C is data from bit 7 of Accumulator.

\section*{Z80 CPU} User Manual

\section*{Example}

The Accumulator and the Carry flag contains the following data:
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline C & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline 1 & 0 & 1 & 1 & 1 & 0 & 1 & 1 & 0 \\
\hline
\end{tabular}

Upon the execution of an RLA instruction, the Accumulator and the Carry flag contains:
\begin{tabular}{ll|l|l|l|l|l|l|l|} 
C & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline 0 & 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline
\end{tabular}

\section*{RRCA}

\section*{Operation}


\section*{Op Code}

RRCA

\section*{Operands}

None.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & 0 & 0 & 1 & 1 & 1 & 1 \\
\hline
\end{tabular}

\section*{Description}

The contents of the Accumulator (Register A) are rotated right 1 bit position. Bit 0 is copied to the Carry flag and also to bit 7 . Bit 0 is the least-significant bit.
\begin{tabular}{ccc} 
M Cycles & T States & 4 MHz E.T. \\
1 & 4 & 1.00
\end{tabular}

\section*{Condition Bits Affected}

S is not affected.
Z is not affected.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is not affected.
N is reset.
C is data from bit 0 of Accumulator.

\section*{Example}

The Accumulator contains the following data.

\section*{Z80 CPU} User Manual
\begin{tabular}{|l|l|l|l|l|l|l|l|}
7 & 6 & 5 & \multicolumn{1}{c}{4} & \multicolumn{1}{c}{3} & 2 & 1 & \multicolumn{1}{c|}{0} \\
\hline 0 \\
\hline
\end{tabular} \begin{tabular}{ll|l|l|l|l|}
\hline 0 & 0 & 1 & 0 & 0 & 0 \\
\hline
\end{tabular}

Upon the execution of an RRCA instruction, the Accumulator and the Carry flag now contain:
\begin{tabular}{|l|l|l|l|l|l|l|l|l|}
7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 & \(C\) \\
\hline 1 & 0 & 0 & 1 & 1 & 0 & 0 & 0 & 1 \\
\hline
\end{tabular}

\section*{Operation}


\section*{Op Code}

RRA

\section*{Operands}

None.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & 0 & 1 & 1 & 1 & 1 & 1 \\
\hline
\end{tabular}

\section*{Description}

The contents of the Accumulator (Register A) are rotated right 1 bit position through the Carry flag. The previous contents of the Carry flag are copied to bit 7. Bit 0 is the leastsignificant bit.
\begin{tabular}{ccc}
\(M\) Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
1 & 4 & 1.00
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is not affected.
Z is not affected.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is not affected.
N is reset.
C is data from bit 0 of Accumulator.

\section*{Z80 CPU}

User Manual


\section*{Example}

The Accumulator and the Carry Flag contain the following data:
\begin{tabular}{|l|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 & \(C\) \\
\hline 1 & 1 & 1 & 0 & 0 & 0 & 0 & 1 & 0 \\
\hline
\end{tabular}

Upon the execution of an RRA instruction, the Accumulator and the Carry flag now contain:
\begin{tabular}{|l|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 & \(C\) \\
\hline 0 & 1 & 1 & 1 & 0 & 0 & 0 & 0 & 1 \\
\hline
\end{tabular}

\section*{RLC r}

\section*{Operation}


\section*{Op Code}

RLC

\section*{Operand}
\(r\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 0 & 1 & 0 & 1 & 1 \\
\hline \hline 0 & 0 & 0 & 0 & 0 & \(\leftarrow\) & r & \\
\hline
\end{tabular}

\section*{Description}

The contents of register \(r\) are rotated left 1 bit position. The contents of bit 7 are copied to the Carry flag and also to bit 0 . In the assembled object code, operand \(r\) is specified as follows:
\begin{tabular}{cc} 
Register & r \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101 \\
A & 111
\end{tabular}
\begin{tabular}{ccc} 
M Cycles & T States & 4 MHz E.T. \\
2 & \(8(4,4)\) & 2.00
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is set if parity even; otherwise, it is reset.
N is reset.
C is data from bit 7 of source register.

\section*{Example}

Register \(r\) contains the following data.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline 1 & 0 & 0 & 0 & 1 & 0 & 0 & 0 \\
\hline
\end{tabular}

Upon the execution of an RLC \(r\) instruction, register \(r\) and the Carry flag now contain:
\begin{tabular}{llll|l|l|l|l|l|l|} 
C & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline 1 & 0 & 0 & 0 & 1 & 0 & 0 & 0 & 1 \\
\hline
\end{tabular}

\section*{RLC (HL)}

\section*{Operation}


\section*{Op Code}

RLC

\section*{Operand}
(HL)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 0 & 1 & 0 & 1 & 1 \\
CB \\
\hline \hline 0 & 0 & 0 & 0 & 0 & 1 & 1 & 0 \\
0 & 06 \\
\hline
\end{tabular}

\section*{Description}

The contents of the memory address specified by the contents of register pair HL are rotated left 1 bit position. The contents of bit 7 are copied to the Carry flag and also to bit 0 . Bit 0 is the least-significant bit.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z ~ E . T . ~}\) \\
4 & \(15(4,4,4,3)\) & 3.75
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is set if parity even; otherwise, it is reset.
N is reset.
C is data from bit 7 of source register.

\section*{Z80 CPU} User Manual

Example
The HL register pair contains 2828 h and the contents of memory location 2828 h are:
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 7 & \multicolumn{1}{r}{6} & 5 & 4 & \multicolumn{1}{r}{3} & 2 & 1 & \multicolumn{1}{c}{0} \\
\hline 1 & 0 & 0 & 0 & 1 & 0 & 0 & 0 \\
\hline
\end{tabular}

Upon the execution of an RLC(HL) instruction, memory location 2828 h and the Carry flag now contain:
\begin{tabular}{llll|l|l|l|l|l|l|} 
C & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline 1 & 0 & 0 & 0 & 1 & 0 & 0 & 0 & 1 \\
\hline
\end{tabular}

\section*{RLC (IX+d)}

\section*{Operation}


\section*{Op Code}

RLC

\section*{Operand}
(IX \(+d\) )
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
\hline \hline 1 & 1 & 0 & 0 & 1 & 0 & 1 & 1 \\
\hline \hline & DD \\
\hline & & & & \(d\) & & & \\
\hline \hline 0 & 0 & 0 & 0 & 0 & 1 & 1 & 0 \\
\hline
\end{tabular}

\section*{Description}

The contents of the memory address specified by the sum of the contents of Index Register IX and the two's-complement displacement integer, \(d\), are rotated left 1 bit position. The contents of bit 7 are copied to the Carry flag and also to bit 0 . Bit 0 is the least-significant bit.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z ~ E . T . ~}\) \\
6 & \(23(4,4,3,5,4,3)\) & 5.75
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is set if parity even; otherwise, it is reset.
N is reset.

\section*{Z80 CPU}

User Manual

C is data from bit 7 of source register.

\section*{Example}

Index Register IX contains 100 h and memory location 1022 h contains the following data.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline 1 & 0 & 0 & 0 & 1 & 0 & 0 & 0 \\
\hline
\end{tabular}

Upon the execution of an RLC \((I X+2 \mathrm{~h})\) instruction, memory location 1002 h and the Carry flag now contain:
\begin{tabular}{llll|l|l|l|l|l|l|} 
C & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline 1 & 0 & 0 & 0 & 1 & 0 & 0 & 0 & 1 \\
\hline
\end{tabular}

\section*{RLC (IY+d)}

\section*{Operation}


\section*{Op Code}

RLC

\section*{Operand}
(ly+d)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 \\
\hline \hline 1 & 1 & 0 & 0 & 1 & 0 & 1 & 1 \\
\hline \hline & FD \\
\hline & & & & \(d\) & & & \\
\hline \hline 0 & 0 & 0 & 0 & 0 & 1 & 1 & 0 \\
\hline
\end{tabular}

\section*{Description}

The contents of the memory address specified by the sum of the contents of Index Register IY and the two's-complement displacement integer, \(d\), are rotated left 1 bit position. The contents of bit 7 are copied to the Carry flag and also to bit 0 . Bit 0 is the least-significant bit.

M Cycles
6
T States
\(23(4,4,3,5,4,3)\)

4 MHz E.T.
5.75

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is set if parity even; otherwise, it is reset.
N is reset.

\section*{Z80 CPU} User Manual

C is data from bit 7 of source register.

\section*{Example}

Index Register IY contains 1000 h and memory location 1002 h contain the following data:
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & 3 & 2 & 1 & \multicolumn{1}{c}{0} \\
\hline 1 & 0 & 0 & 0 & 1 & 0 & 0 & 0 \\
\hline
\end{tabular}

Upon the execution of an RLC \((I Y+2 \mathrm{~h})\) instruction, memory location 1002 h and the Carry flag now contain:
\begin{tabular}{llll|l|l|l|l|l|l|} 
C & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline 1 & 0 & 0 & 0 & 1 & 0 & 0 & 0 & 1 \\
\hline
\end{tabular}

\section*{Operation}


\section*{Op Code}

RL

\section*{Operand}

\section*{m}

The \(m\) operand is any of \(r,(H L),(I X+d)\), or \((I Y+d)\), as defined for the analogous RLC instructions. In the assembled object code, the possible op code/operand combinations are specified as follows:

\(r\) identifies registers \(\mathrm{B}, \mathrm{C}, \mathrm{D}, \mathrm{E}, \mathrm{H}, \mathrm{L}\), or A assembled as follows in the object code field:
\begin{tabular}{cc} 
Register & r \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101 \\
A & 111
\end{tabular}

\section*{Description}

The contents of the \(m\) operand are rotated left 1 bit position. The contents of bit 7 are copied to the Carry flag, and the previous contents of the Carry flag are copied to bit 0 .
\begin{tabular}{cccc} 
Instruction & M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
RL r & 2 & \(8(4,4)\) & 2.00 \\
\(\mathrm{RL}(\mathrm{HL})\) & 4 & \(15(4,4,4,3)\) & 3.75 \\
\(\mathrm{RL}(\mathrm{IX}+\mathrm{d})\) & 6 & \(23(4,4,3,5,4,3)\) & 5.75 \\
\(\mathrm{RL}(\mathrm{IY}+\mathrm{d})\) & 6 & \(23(4,4,3,5,4,3)\) & 5.75
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is set if parity even; otherwise, it is reset.
N is reset.
C is data from bit 7 of source register.

\section*{Example}

The D Register and the Carry flag contain the following data.
\begin{tabular}{|l|l|l|l|l|l|l|l|l|} 
C & 7 & 6 & 5 & 4 & 3 & 2 & 1 & \multicolumn{1}{c}{0} \\
\hline 0 & 1 & 0 & 0 & 0 & 1 & 1 & 1 & 1 \\
\hline
\end{tabular}

Upon the execution of an RL D instruction, the D Register and the Carry flag now contain:
\begin{tabular}{|l|l|l|l|l|l|l|l|l|} 
C & 7 & 6 & 5 & 4 & 3 & 2 & 1 & \multicolumn{1}{c}{0} \\
\hline 1 & 0 & 0 & 0 & 1 & 1 & 1 & 1 & 0 \\
\hline
\end{tabular}

\section*{Z80 CPU}

User Manual
\(7 i \| O\)

\section*{RRC m}

\section*{Operation}


\section*{Op Code}

RRC

\section*{Operand}
m
The \(m\) operand is any of \(r\), \((H L),(I X+d)\), or \((l Y+d)\), as defined for the analogous RLC instructions. In the assembled object code, the possible op code/operand combinations are specified as follows:

\(r\) identifies registers \(\mathrm{B}, \mathrm{C}, \mathrm{D}, \mathrm{E}, \mathrm{H}, \mathrm{L}\), or A assembled as follows in the object code field:
\begin{tabular}{cc} 
Register & r \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101 \\
A & 111
\end{tabular}

\section*{Description}

The contents of the \(m\) operand are rotated right 1 bit position. The contents of bit 0 are copied to the Carry flag and also to bit 7. Bit 0 is the least-significant bit.
\begin{tabular}{cccc} 
Instruction & M Cycles & T States & 4 MHz E.T. \\
RRC r & 2 & \(8(4,4)\) & 2.00 \\
\(R R C(H L)\) & 4 & \(15(4,4,4,3)\) & 3.75 \\
\(R R C(I X+d)\) & 6 & \(23(4,4,3,5,4,3)\) & 5.75 \\
\(R R C(I Y+d)\) & 6 & \(23(4,4,3,5,4,3)\) & 5.75
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is set if parity even; otherwise, it is reset.
N is reset.
C is data from bit 0 of source register.

\section*{Example}

Register A contains the following data.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 7 & \multicolumn{1}{r}{6} & 5 & 4 & \multicolumn{1}{c}{3} & 2 & 1 & 0 \\
\hline 0 & 0 & 1 & 1 & 0 & 0 & 0 & 1 \\
\hline
\end{tabular}

Upon the execution of an RRC A instruction, Register A and the Carry flag now contain:
\begin{tabular}{|l|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & \multicolumn{1}{r}{3} & 2 & 1 & 0 & C \\
\hline 1 & 0 & 0 & 1 & 1 & 0 & 0 & 0 & 1 \\
\hline
\end{tabular}

\section*{Operation}


\section*{Op Code}

RR

\section*{Operand}
m
The \(m\) operand is any of \(r\), \((H L),(I X+d)\), or \((l Y+d)\), as defined for the analogous RLC instructions. In the assembled object code, the possible op code/operand combinations are specified as follows:

\section*{Z80 CPU}
\(\begin{aligned} & \text { RR r }^{*}\)\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline 1 & 1 & 0 & 0 & 1 & 0 & 1 & 1 \\
\hline
\end{tabular} \\
& \begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 0 & 0 & 0 & 0 & 1 & 4 & \(r^{*}\) & \\
\hline
\end{tabular} \\
& \begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 0 & 1 & 0 & 1 & 1 \\
\hline 0 & 0 & 0 & 1 & 1 & 1 & 1 & 0 \\
\hline
\end{tabular} \text { CB }\end{aligned}
\begin{tabular}{l|l|l|l|l|l|l|l|l|}
\hline\(R R(I X+d)\) & 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
\hline
\end{tabular}

\begin{tabular}{l|l|l|l|l|l|l|l|}
\hline 0 & 0 & 0 & 1 & 1 & 1 & 1 & 0 \\
\hline
\end{tabular}
\(r\) identifies registers \(\mathrm{B}, \mathrm{C}, \mathrm{D}, \mathrm{E}, \mathrm{H}, \mathrm{L}\), or A assembled as follows in the object code field:
\begin{tabular}{cc} 
Register & \(\mathbf{r}\) \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101 \\
A & 111
\end{tabular}

\section*{Description}

The contents of operand \(m\) are rotated right 1 bit position through the Carry flag. The contents of bit 0 are copied to the Carry flag and the previous contents of the Carry flag are copied to bit 7 . Bit 0 is the least-significant bit.
\begin{tabular}{cccc} 
Instruction & M Cycles & T States & 4 MHz E.T. \\
\(R R \mathrm{r}\) & 2 & \(8(4,4)\) & 2.00 \\
\(R R(H L)\) & 4 & \(15(4,4,4,3)\) & 3.75 \\
\(R R(I X+d)\) & 6 & \(23(4,4,3,5,4,3)\) & 5.75 \\
\(R R(I Y+d)\) & 6 & \(23(4,4,3,5,4,3)\) & 5.75
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is set if parity even; otherwise, it is reset.
N is reset.
C is data from bit 0 of source register.

\section*{Example}

The HL register pair contains 4343 h and memory location 4343 h and the Carry flag contain the following data.
\begin{tabular}{|l|l|l|l|l|l|l|l|l|}
\multicolumn{1}{c}{7} & \multicolumn{1}{r}{6} & 5 & 4 & \multicolumn{1}{r}{3} & 2 & 1 & \multicolumn{1}{c}{0} & \multicolumn{1}{c}{ C } \\
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 & 0 \\
\hline
\end{tabular}

Upon the execution of an RR (HL) instruction, location 4343 h and the Carry flag now contain:
\begin{tabular}{|l|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 & \(C\) \\
\hline 0 & 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
\hline
\end{tabular}

SLA m

\section*{Operation}


\section*{Op Code}

SLA

\section*{Operand}

\section*{m}

The \(m\) operand is any of \(r,(H L),(I X+d)\), or \((I Y+d)\), as defined for the analogous RLC instructions. In the assembled object code, the possible op code/operand combinations are specified as follows:

\(r\) identifies registers B, C, D, E, H, L, or A assembled as follows in the object code field:
\begin{tabular}{cc} 
Register & r \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101 \\
A & 111
\end{tabular}

\section*{Description}

An arithmetic shift left 1 bit position is performed on the contents of operand \(m\). The contents of bit 7 are copied to the Carry flag. Bit 0 is the least-significant bit.
Instruction
SLA \(r\)
SLA (HL)
SLA \((I X+d)\)
SLA \((I Y+d)\)
M Cycles
2
4
6
6
\begin{tabular}{cc} 
T States & 4 MHz E.T. \\
\(8(4,4)\) & 2.00 \\
\(15(4,4,4,3)\) & 3.75 \\
\(23(4,4,3,5,4,3)\) & 5.75 \\
\(23(4,4,3,5,4,3)\) & 5.75
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is set if parity is even; otherwise, it is reset.
N is reset.
C is data from bit 7 .

\section*{Example}

Register L contains the following data.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & \multicolumn{1}{r}{3} & 2 & \multicolumn{1}{c}{1} & \multicolumn{1}{c}{0} \\
\hline 1 & 0 & 1 & 1 & 0 & 0 & 0 & 1 \\
\hline
\end{tabular}

\section*{Z80 CPU}

User Manual


Upon the execution of an SLA \(L\) instruction, Register L and the Carry flag now contain:
\begin{tabular}{lll|l|l|l|l|l|l|l|} 
C & 7 & 6 & 5 & 4 & 3 & 2 & 1 & \multicolumn{1}{c}{0} \\
\hline 1 & 0 & 1 & 1 & 0 & 0 & 0 & 1 & 0 \\
\hline
\end{tabular}

\section*{SRA m}

\section*{Operation}


\section*{Op Code}

SRA

\section*{Operand}
m
The \(m\) operand is any of \(r,(H L),(I X+d)\), or \((I Y+d)\), as defined for the analogous RLC instructions. In the assembled object code, the possible op code/operand combinations are specified as follows:

\(r\) identifies registers \(\mathrm{B}, \mathrm{C}, \mathrm{D}, \mathrm{E}, \mathrm{H}, \mathrm{L}\), or A assembled as follows in the object code field:
\begin{tabular}{cc} 
Register & \(\mathbf{r}\) \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101 \\
A & 111
\end{tabular}

\section*{Description}

An arithmetic shift right 1 bit position is performed on the contents of operand \(m\). The contents of bit 0 are copied to the Carry flag and the previous contents of bit 7 remain unchanged. Bit 0 is the least-significant bit.
\begin{tabular}{cccc} 
Instruction & M Cycles & T States & 4 MHz E.T. \\
SRA r & 2 & \(8(4,4)\) & 2.00 \\
SRA (HL) & 4 & \(15(4,4,4,3)\) & 3.75 \\
SRA \((I X+d)\) & 6 & \(23(4,4,3,5,4,3)\) & 5.75 \\
SRA \((I Y+d)\) & 6 & \(23(4,4,3,5,4,3)\) & 5.75
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is set if result is negative; otherwise, it is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is set if parity is even; otherwise, it is reset.
N is reset.
C is data from bit 0 of source register.

\section*{Example}

Index Register IX contains 1000 h and memory location 1003 h contains the following data.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & \multicolumn{1}{r}{3} & 2 & 1 & 0 \\
\hline 1 & 0 & 1 & 1 & 1 & 0 & 0 & 0 \\
\hline
\end{tabular}

Upon the execution of an SRA \((I X+3 \mathrm{~h})\) instruction, memory location 1003 h and the Carry flag now contain:
\begin{tabular}{|l|l|l|l|l|l|l|l|l|}
\hline 7 & \multicolumn{1}{r}{6} & 5 & 4 & \multicolumn{1}{r}{3} & 2 & 1 & \multicolumn{1}{r}{0} & \(C\) \\
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 0 & 0 \\
\hline
\end{tabular}

SRL m

\section*{Operation}


\section*{Op Code}

SRL

\section*{Operand}

\section*{m}

The operand \(m\) is any of \(r,(H L),(I X+d)\), or \((I Y+d)\), as defined for the analogous RLC instructions. In the assembled object code, the possible op code/operand combinations are specified as follows:

\(r\) identifies registers \(\mathrm{B}, \mathrm{C}, \mathrm{D}, \mathrm{E}, \mathrm{H}, \mathrm{L}\), or A .

\section*{Description}

The contents of operand \(m\) are shifted right 1 bit position. The contents of bit 0 are copied to the Carry flag, and bit 7 is reset. Bit 0 is the least-significant bit.
\begin{tabular}{cccc} 
Instruction & M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
SRL r & 2 & \(8(4,4)\) & 2.00 \\
SRL (HL) & 4 & \(15(4,4,4,3)\) & 3.75 \\
SRL (IX+d) & 6 & \(23(4,4,3,5,4,3)\) & 5.75 \\
SRL (IY+d) & 6 & \(23(4,4,3,5,4,3)\) & 5.75
\end{tabular}

\section*{Condition Bits Affected}
\(S\) is reset.
Z is set if result is 0 ; otherwise, it is reset.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is set if parity is even; otherwise, it is reset.
N is reset.
C is data from bit 0 of source register.

\section*{Example}

Register B contains the following data.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & \multicolumn{1}{c}{3} & 2 & \multicolumn{2}{c}{1} \\
\hline 1 & 0 & 0 & 0 & 1 & 1 & 1 & 1 \\
\hline
\end{tabular}

Upon the execution of an SRL B instruction, Register B and the Carry flag now contain:
\begin{tabular}{|l|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 & 0 \\
\hline 0 & 1 & 0 & 0 & 0 & 1 & 1 & 1 & 1 \\
\hline
\end{tabular}

\section*{Z80 CPU}

User Manual

\section*{RLD}

\section*{Operation}


\section*{Op Code}

RLD

\section*{Operands}
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline \hline 0 & 1 & 1 & 0 & 1 & 1 & 1 & 1 \\
\hline
\end{tabular} ED

\section*{Description}

The contents of the low-order four bits (bits 3, 2, 1, and 0 ) of the memory location (HL) are copied to the high-order four bits ( \(7,6,5\), and 4 ) of that same memory location; the previous contents of those high-order four bits are copied to the low-order four bits of the Accumulator (Register A); and the previous contents of the low-order four bits of the Accumulator are copied to the low-order four bits of memory location (HL). The contents of the high-order bits of the Accumulator are unaffected.

Note: (HL) refers to the memory location specified by the contents of the HL register pair.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 M H z}\) E.T. \\
5 & \(18(4,4,3,4,3)\) & 4.50
\end{tabular}

\section*{Condition Bits Affected}

S is set if the Accumulator is negative after an operation; otherwise, it is reset.
Z is set if the Accumulator is 0 after an operation; otherwise, it is reset.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is set if the parity of the Accumulator is even after an operation; otherwise, it is reset. N is reset.

C is not affected.

\section*{Example}

The HL register pair contains 5000 h and the Accumulator and memory location 5000 h contain the following data.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline 0 & 1 & 1 & 1 & 1 & 0 & 1 & 0 \\
\hline
\end{tabular} Accumulator
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & 3 & 2 & 1 & \multicolumn{1}{r}{0} \\
\hline 0 & 0 & 1 & 1 & 0 & 0 & 0 & 1 \\
\hline
\end{tabular}

Upon the execution of an RLD instruction, the Accumulator and memory location 5000 h now contain:
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline 0 & 1 & 1 & 1 & 0 & 0 & 1 & 1 \\
Accumulator
\end{tabular}
\begin{tabular}{|l|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & \multicolumn{1}{c}{3} & 2 & 1 & 0 \\
\hline 0 & 0 & 0 & 1 & 1 & 0 & 1 & 0 \\
(5000h)
\end{tabular}

\section*{Z80 CPU}

User Manual
zilog
An-IIXYS Company

\section*{RRD}

\section*{Operation}


\section*{Op Code}

RRD

\section*{Operands}
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
ED \\
\hline \hline 0 & 1 & 1 & 0 & 0 & 1 & 1 & 1 \\
\hline
\end{tabular}

\section*{Description}

The contents of the low-order four bits (bits 3, 2, 1, and 0) of memory location (HL) are copied to the low-order four bits of the Accumulator (Register A). The previous contents of the low-order four bits of the Accumulator are copied to the high-order four bits (7, 6, 5, and 4) of location (HL); and the previous contents of the high-order four bits of ( HL ) are copied to the low-order four bits of (HL). The contents of the high-order bits of the Accumulator are unaffected.

Note: (HL) refers to the memory location specified by the contents of the HL register pair.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 M H z}\) E.T. \\
5 & \(18(4,4,3,4,3)\) & 4.50
\end{tabular}

\section*{Condition Bits Affected}

S is set if the Accumulator is negative after an operation; otherwise, it is reset.
Z is set if the Accumulator is 0 after an operation; otherwise, it is reset.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is set if the parity of the Accumulator is even after an operation; otherwise, it is reset. N is reset.

C is not affected.

\section*{Example}

The HL register pair contains 5000 h and the Accumulator and memory location 5000 h contain the following data.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline 1 & 0 & 0 & 0 & 0 & 1 & 0 & 0 \\
\hline
\end{tabular} Accumulator
\begin{tabular}{|l|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline 0 & 0 & 1 & 0 & 0 & 0 & 0 & 0 \\
\hline
\end{tabular} (5000h)

Upon the execution of an RRD instruction, the Accumulator and memory location 5000 h now contain:
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline 1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\
\hline
\end{tabular} Accumulator
\begin{tabular}{|l|l|l|l|l|l|l|l|l}
\hline 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline 0 & 1 & 0 & 0 & 0 & 0 & 1 & 0 \\
\hline
\end{tabular}\((5000 \mathrm{~h})\)

\section*{Bit Set, Reset, and Test Group}

The following bit set, reset, and test group instructions are each described in this section.
Simply click to jump to an instruction's description to learn more.
BIT b, r - see page 243
BIT b, (HL) - see page 245
BIT b, (IX + d) - see page 247
BIT b, (IY + d) - see page 249
SET b, r - see page 251
SET b, (HL) - see page 253
SET b, (IX +d ) - see page 255
SET b, (IY + d ) - see page 257
RES b, m - see page 259

\section*{BIT b, r}

\section*{Operation}
\(\mathrm{Z} \leftarrow \overline{\mathrm{rb}}\)

\section*{Op Code}

BIT

\section*{Operands}
\[
b, r
\]
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 0 & 1 & 0 & 1 & 1 \\
\hline
\end{tabular}


\section*{Description}

This instruction tests bit \(b\) in register \(r\) and sets the Z flag accordingly. In the assembled object code, operands \(b\) and \(r\) are specified as follows:
\begin{tabular}{cccc} 
Bit Tested & b & Register & r \\
0 & 000 & B & 000 \\
1 & 001 & C & 001 \\
2 & 010 & D & 010 \\
3 & 011 & E & 011 \\
4 & 100 & H & 100 \\
5 & 101 & L & 101 \\
6 & 110 & A & 111 \\
7 & 111 & & \\
& & & \\
M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) & \\
2 & \(8(4,4)\) & \(\mathbf{4 . 5 0}\) &
\end{tabular}

\section*{Condition Bits Affected}

S is unknown.
Z is set if specified bit is 0 ; otherwise, it is reset.

\section*{Z80 CPU}

User Manual


H is set.
\(\mathrm{P} / \mathrm{V}\) is unknown.
N is reset.
C is not affected.

\section*{Example}

If bit 2 in Register B contains 0 , then upon the execution of a BIT 2, \(B\) instruction, the \(Z\) flag in the F Register contains 1, and bit 2 in Register B remains at 0 . Bit 0 in Register B is the least-significant bit.

\section*{BIT b, (HL)}

\section*{Operation}
\(\mathrm{Z} \leftarrow(\mathrm{HL}) \mathrm{b}\)

\section*{Op Code}

BIT

\section*{Operands}
b, (HL)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 0 & 1 & 0 & 1 & 1 \\
\hline \hline 0 & 1 & & b & & 1 & 1 & 0 \\
\hline
\end{tabular}

\section*{Description}

This instruction tests bit b in the memory location specified by the contents of the HL register pair and sets the Z flag accordingly. In the assembled object code, operand \(b\) is specified as follows:
\begin{tabular}{cc} 
Bit Tested & b \\
0 & 000 \\
1 & 001 \\
2 & 010 \\
3 & 011 \\
4 & 100 \\
5 & 101 \\
6 & 110 \\
1 & 111
\end{tabular}

M Cycles \(\quad T\) States \(\quad 4 \mathrm{MHz}\) E.T.
\(3 \quad 12(4,4,4) 4 \quad 3.00\)

\section*{Condition Bits Affected}

S is unknown.

\section*{Z80 CPU}

User Manual

Z is set if specified bit is 0 ; otherwise, it is reset.
H is set.
\(\mathrm{P} / \mathrm{V}\) is unknown.
H is reset.
C is not affected.

\section*{Example}

If the HL register pair contains 4444 h , and bit 4 in the memory location 444 h contains 1 , then upon the execution of a BIT 4, (HL) instruction, the Z flag in the F Register contains 0 , and bit 4 in memory location 4444 h remains at 1 . Bit 0 in memory location 4444 h is the least-significant bit.

\section*{BIT b, (IX+d)}

\section*{Operation}
\(\mathrm{Z} \leftarrow(\overline{\mathrm{IX}+\mathrm{d}}) \mathrm{b}\)

\section*{Op Code}

BIT

\section*{Operands}
b, (IX \(+d\) )
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
\hline \hline 1 & 1 & 0 & 0 & 1 & 0 & 1 & 1 \\
\hline \hline & CB \\
\hline & & & d \\
\hline & & & & & \\
\hline 0 & 1 & \(\hookrightarrow\) & b & \(\longrightarrow\) & 1 & 1 & 0 \\
\hline
\end{tabular}

\section*{Description}

This instruction tests bit b in the memory location specified by the contents of register pair IX combined with the two's complement displacement d and sets the Z flag accordingly. In the assembled object code, operand \(b\) is specified as follows:
\begin{tabular}{ccc} 
Bit Tested & b & \\
0 & 000 & \\
1 & 001 & \\
2 & 010 & \\
3 & 011 & \\
4 & 100 & \\
5 & 101 & \\
6 & 110 & \\
7 & 111 & \\
& & \\
M Cycles & T States & \(\mathbf{4 M H z ~ E . T .}\) \\
5 & \(20(4,4,3,5,4)\) & 5.00
\end{tabular}

\section*{Z80 CPU}

User Manual

Condition Bits Affected
S is unknown.
Z is set if specified bit is 0 ; otherwise, it is reset.
\(H\) is set.
\(\mathrm{P} / \mathrm{V}\) is unknown.
N is reset.
C is not affected.

\section*{Example}

If Index Register IX contains 2000 h and bit 6 in memory location 2004 h contains 1 , then upon the execution of a BIT 6, ( \(I X+4 \mathrm{~h}\) ) instruction, the Z flag in the F Register contains a 0 and bit 6 in memory location 2004 h still contains a 1 . Bit 0 in memory location 2004 h is the least-significant bit.

\section*{BIT b, (IY+d)}

\section*{Operation}
\(\mathrm{Z} \leftarrow \overline{(\mathrm{IY}+\mathrm{d})} \mathrm{b}\)

\section*{Op Code}

BIT

\section*{Operands}
b, \((l Y+d)\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 \\
\hline \hline 1 & 1 & 0 & 0 & 1 & 0 & 1 & 1 \\
\hline \hline & & & CB \\
\hline & & & d & & & & \\
\hline \hline 0 & 1 & \(\hookrightarrow\) & b & \(\longrightarrow\) & 1 & 1 & 0 \\
\hline
\end{tabular}

\section*{Description}

This instruction tests bit b in the memory location specified by the contents of register pair IY combined with the two's complement displacement \(d\) and sets the Z flag accordingly. In the assembled object code, operand \(b\) is specified as follows.
\begin{tabular}{cc} 
Bit Tested & \(\mathbf{b}\) \\
0 & 000 \\
1 & 001 \\
2 & 010 \\
3 & 011 \\
4 & 100 \\
5 & 101 \\
6 & 110 \\
7 & 111
\end{tabular}
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
5 & \(20(4,4,3,5,4)\) & 5.00
\end{tabular}

\section*{Z80 CPU}

User Manual

\section*{Condition Bits Affected}

S is unknown.
Z is set if specified bit is 0 ; otherwise, it is reset.
\(H\) is set.
\(\mathrm{P} / \mathrm{V}\) is unknown.
H is reset.
C is not affected.

\section*{Example}

If Index Register contains 2000 h and bit 6 in memory location 2004 h contains a 1 , then upon the execution of a BIT 6, ( \(I Y+4 \mathrm{~h})\) instruction, the Z flag and the F Register still contains a 0 , and bit 6 in memory location 2004 h still contains a 1 . Bit 0 in memory location 2004 h is the least-significant bit.

\section*{SET b, r}

\section*{Operation}
\(\mathrm{rb} \leftarrow 1\)

\section*{Op Code}

SET

\section*{Operands}
\(b, r\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 0 & 1 & 0 & 1 & 1 \\
\hline
\end{tabular}


\section*{Description}

Bit b in register \(r\) (any of registers B, C, D, E, H, L, or A) is set. In the assembled object code, operands \(b\) and \(r\) are specified as follows:
\begin{tabular}{cccc} 
Bit & b & Register & r \\
0 & 000 & B & 000 \\
1 & 001 & C & 001 \\
2 & 010 & D & 010 \\
3 & 011 & E & 011 \\
4 & 100 & H & 100 \\
5 & 101 & L & 101 \\
6 & 110 & A & 111 \\
7 & 111 & &
\end{tabular}
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
2 & \(8(4,4)\) & 2.00
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Z80 CPU} User Manual

\author{
ZilOg Emboddod in Lito
}

\section*{Example}

Upon the execution of a SET 4, A instruction, bit 4 in Register A is set. Bit 0 is the leastsignificant bit.

\section*{Operation}
\((\mathrm{HL}) \mathrm{b} \leftarrow 1\)

\section*{Op Code}

SET
Operands
b, (HL)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 0 & 1 & 0 & 1 & 1 \\
\hline \hline 1 & 1 & \(\rightarrow\) & CB \\
\hline
\end{tabular}

\section*{Description}

Bit b in the memory location addressed by the contents of register pair HL is set. In the assembled object code, operand \(b\) is specified as follows:
\begin{tabular}{cc} 
Bit Tested & b \\
0 & 000 \\
1 & 001 \\
2 & 010 \\
3 & 011 \\
4 & 100 \\
5 & 101 \\
6 & 110 \\
7 & 111
\end{tabular}
M Cycles \(\quad\) T States \(\quad 4 \mathrm{MHz}\) E.T.

\section*{Condition Bits Affected}

None.

\section*{Z80 CPU} User Manual

\author{
zilog Embedded in Lifo
}

\section*{Example}

If the HL register pair contains 3000 h , then upon the execution of a SET 4, (HL) instruction, bit 4 in memory location 3000 h is 1 . Bit 0 in memory location 3000 h is the least-significant bit.

\section*{SET b, (IX+d)}

\section*{Operation}
(IX +d ) \(\mathrm{b} \leftarrow 1\)

\section*{Op Code}

SET

\section*{Operands}
b, (IX+d)
\(\left.\begin{array}{|l|l|l|l|l|l|l|l|}\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\ \hline \hline 1 & 1 & 0 & 0 & 1 & 0 & 1 & 1 \\ \hline \hline & \text { CB } \\ \hline- & & & d & & & & \rightarrow \\ \hline \hline 1 & 1 & \rightarrow & b & & & 1 & 1\end{array}\right) 0\).

\section*{Description}

Bit \(b\) in the memory location addressed by the sum of the contents of the IX register pair and the two's complement integer \(d\) is set. In the assembled object code, operand \(b\) is specified as follows:
\begin{tabular}{cc} 
Bit Tested & \(\mathbf{b}\) \\
0 & 000 \\
1 & 001 \\
2 & 010 \\
3 & 011 \\
4 & 100 \\
5 & 101 \\
6 & 110 \\
7 & 111
\end{tabular}
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
6 & \(23(4,4,3,5,4,3)\) & 5.75
\end{tabular}

\section*{Z80 CPU}

User Manual

\section*{Condition Bits Affected}

None.

\section*{Example}

If the index register contains 2000 h , then upon the execution of a SET 0 , \((I X+3 \mathrm{~h})\) instruction, bit 0 in memory location 2003 h is 1 . Bit 0 in memory location 2003 h is the least-significant bit.

\section*{SET b, (IY+d)}

\section*{Operation}
\((\mathrm{IY}+\mathrm{d}) \mathrm{b} \leftarrow 1\)

\section*{Op Code}

\section*{SET}

\section*{Operands}
\(b,(I Y+d)\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 \\
\hline \hline 1 & 1 & 0 & 0 & 1 & 0 & 1 & 1 \\
\hline \hline & & & dD \\
\hline & CB & & & & \\
\hline \hline 1 & 1 & \(\hookrightarrow\) & b & \(\longrightarrow\) & 1 & 1 & 0 \\
\hline
\end{tabular}

\section*{Description}

Bit b in the memory location addressed by the sum of the contents of the IY register pair and the two's complement displacement d is set. In the assembled object code, operand \(b\) is specified as follows:
\begin{tabular}{cc} 
Bit Tested & \(\mathbf{b}\) \\
0 & 000 \\
1 & 001 \\
2 & 010 \\
3 & 011 \\
4 & 100 \\
5 & 101 \\
6 & 110 \\
7 & 111
\end{tabular}

M Cycles
6

T States
\(23(4,4,3,5,4,3)\)

4 MHz E.T.
5.75

\section*{Z80 CPU} User Manual

Condition Bits Affected
None.

\section*{Example}

If Index Register IY contains 2000 h , then upon the execution of a Set \(0,(I Y+3 \mathrm{~h})\) instruction, bit 0 in memory location 2003 h is 1 . Bit 0 in memory location 2003 h is the least-significant bit.

\section*{RES b, m}

\section*{Operation}
\(\mathrm{sb} \leftarrow 0\)

\section*{Op Code}

RES

\section*{Operands}
\(b, m\)
The \(b\) operand represents any bit ( 7 through 0 ) of the contents of the \(m\) operand, (any of \(r\), \((H L),(I X+d)\), or \((I Y+d))\) as defined for the analogous SET instructions. These possible op code/operand combinations are assembled as follows in the object code:
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{RES b, rn} & 1 & 1 & 0 & 0 & 1 & 0 & 1 & 1 & \multirow[t]{2}{*}{CB} \\
\hline & 1 & 0 & & b & - & & r & \(\rightarrow\) & \\
\hline \multirow[t]{2}{*}{RES b, (HL)} & 1 & 1 & 0 & 0 & 1 & 0 & 1 & 1 & \multirow[t]{2}{*}{CB} \\
\hline & 1 & 0 & + & - b & \(\rightarrow\) & 1 & 1 & 0 & \\
\hline \multirow[t]{4}{*}{RES b, (IX+d)} & 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 & DD \\
\hline & 1 & 1 & 0 & 0 & 1 & 0 & 1 & 1 & CB \\
\hline & & & & -d & & & & \(\rightarrow\) & \\
\hline & 1 & 0 & 4 & - b & \(\checkmark\) & 1 & 1 & 0 & \\
\hline \multirow[t]{4}{*}{RES b, (IY+d)} & 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 & FD \\
\hline & 1 & 1 & 0 & 0 & 1 & 0 & 1 & 1 & \multirow[t]{3}{*}{CB} \\
\hline & & & & -d & & & & - & \\
\hline & 1 & 0 & & - b & \(\rightarrow\) & 1 & 1 & 0 & \\
\hline
\end{tabular}
\begin{tabular}{cccc} 
Bit & b & Register & r \\
0 & 000 & B & 000 \\
1 & 001 & C & 001 \\
2 & 010 & D & 010 \\
3 & 011 & E & 011 \\
4 & 100 & H & 100 \\
5 & 101 & L & 101 \\
6 & 110 & A & 111 \\
7 & 111 & &
\end{tabular}

\section*{Description}

Bit b in operand \(m\) is reset.
\begin{tabular}{cccc} 
Instruction & M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
RES r & 4 & \(8(4,4)\) & 2.00 \\
RES \((\mathrm{HL})\) & 4 & \(15(4,4,4,3)\) & 3.75 \\
RES \((\mathrm{IX}+\mathrm{d})\) & 6 & \(23(4,4,3,5,4,3)\) & 5.75 \\
RES \((\mathrm{IY}+\mathrm{d})\) & 6 & \(23(4,4,3,5,4,3)\) & 5.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

Upon the execution of a RES \(6, D\) instruction, bit 6 in register 0 is reset. Bit 0 in the D Register is the least-significant bit.

\section*{Jump Group}

The following jump group instructions are each described in this section. Simply click to jump to an instruction's description to learn more.

JP nn - see page 262
JP cc, nn - see page 263
JR e - see page 265
JR C, e - see page 267
JR NC, e - see page 269
JR Z, e - see page 271
JR NZ, e - see page 273
JP (HL) - see page 275
JP (IX) - see page 276
JP (IY) - see page 277
DJNZ, e - see page 278

\section*{JP nn}

\section*{Operation}
\(\mathrm{PC} \leftarrow \mathrm{nn}\)

\section*{Op Code}

JP
Operand
\(n n\)

\(\rightarrow+\infty\)

\section*{\(J P\) cc, \(n n\)}

\section*{Operation}

IF cc true, \(\mathrm{PC} \leftarrow \mathrm{nn}\)

\section*{Op Code}

JP

\section*{Operands}
cc, \(n n\)


The first \(n\) operand in this assembled object code is the low-order byte of a 2-byte memory address.

\section*{Description}

If condition \(c c\) is true, the instruction loads operand \(n n\) to register pair Program Counter (PC), and the program continues with the instruction beginning at address \(n n\). If condition cc is false, the Program Counter is incremented as usual, and the program continues with the next sequential instruction. Condition \(c c\) is programmed as one of eight statuses that correspond to condition bits in the Flag Register (Register F). These eight statuses are defined in the following table, which specifies the corresponding \(c c\) bit fields in the assembled object code.
\begin{tabular}{ccc} 
cc & Condition & Flag \\
000 & Non-Zero (NZ) & Z \\
001 & Zero (Z) & Z \\
010 & No Carry (NC) & C \\
011 & Carry (C) & C \\
100 & Parity Odd (PO) & P/V \\
101 & Parity Even (PE) & P/V \\
110 & Sign Positive (P) & S \\
111 & Sign Negative (M) & S
\end{tabular}

\section*{Z80 CPU}

User Manual

M Cycles \(\quad\) T States \(\quad 4 \mathrm{MHz}\) E.T.
3
\(10(4,3,3) \quad 2.50\)

\section*{Condition Bits Affected}

None.

\section*{Example}

If the Carry flag (i.e., the C flag in F Register) is set and address 1520 h contains 03 h , then upon the execution of a JP C, 1520 h instruction, the Program Counter contains 1520 h and, on the next machine cycle, the CPD fetches byte 03 h from address 1520 h .

\section*{JRe}

\section*{Operation}
\(\mathrm{PC} \leftarrow \mathrm{PC}+\mathrm{e}\)

\section*{Op Code}

JR

\section*{Operand}
\(e\)
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline 0 & 0 & 0 & 1 & 1 & 0 & 0 & 0 \\
\hline \hline & & & & \(\mathrm{e}-2\) & & & \\
\hline
\end{tabular}

\section*{Description}

This instruction provides for unconditional branching to other segments of a program. The value of displacement \(e\) is added to the Program Counter (PC) and the next instruction is fetched from the location designated by the new contents of the PC. This jump is measured from the address of the instruction op code and contains a range of -126 to +129 bytes. The assembler automatically adjusts for the twice incremented PC.
M Cycles
3

T States
\(12(4,3,5)\)

4 MHz E.T.
3.00

\section*{Condition Bits Affected}

None.

\section*{Example}

To jump forward five locations from address 480, the following assembly language statement is used:

JR \$+5
The resulting object code and final Program Counter value is shown in the following table:

\section*{Z80 CPU}

User Manual

Location Instruction
\(480 \quad 18\)

481
03
482
483
484
\(485 \quad \leftarrow \mathrm{PC}\) after jump

\section*{JR C, e}

\section*{Operation}

If \(\mathrm{C}=0\), continue
If \(\mathrm{C}=1, \mathrm{PC} \leftarrow \mathrm{PC}+\mathrm{e}\)

\section*{Op Code}

JR

\section*{Operands}

C, e


\section*{Description}

This instruction provides for conditional branching to other segments of a program depending on the results of a test on the Carry Flag. If the flag \(=1\), the value of displacement \(e\) is added to the Program Counter (PC) and the next instruction is fetched from the location designated by the new contents of the PC. The jump is measured from the address of the instruction op code and contains a range of -126 to +129 bytes. The assembler automatically adjusts for the twice incremented PC.
If the flag \(=0\), the next instruction executed is taken from the location following this instruction. If condition is met
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
3 & \(12(4,3,5)\) & 3.00
\end{tabular}

If condition is not met:
\begin{tabular}{ccc} 
M Cycles & T States & 4 MHz E.T. \\
2 & \(7(4,3)\) & 1.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Z80 CPU} User Manual

\section*{Example}

The Carry flag is set and it is required to jump back four locations from 480. The assembly language statement is JR C, \$-4

The resulting object code and final Program Counter value is shown in the following table:
\begin{tabular}{cc} 
Location & Instruction \\
47 C & \(\leftarrow \mathrm{PC}\) after jump \\
47 D & - \\
47 E & - \\
47 F & - \\
480 & 38 \\
481 & FA (two's \\
& complement -6)
\end{tabular}

\section*{JR NC, e}

\section*{Operation}

If \(\mathrm{C}=1\), continue
If \(\mathrm{C}=0, \mathrm{PC} \leftarrow \mathrm{PC}+\mathrm{e}\)

\section*{Op Code}

JR

\section*{Operands}

NC, e


\section*{Description}

This instruction provides for conditional branching to other segments of a program depending on the results of a test on the Carry Flag. If the flag is equal to 0 , the value of displacement \(e\) is added to the Program Counter (PC) and the next instruction is fetched from the location designated by the new contents of the PC. The jump is measured from the address of the instruction op code and contains a range of -126 to +129 bytes. The assembler automatically adjusts for the twice incremented PC.
If the flag \(=1\), the next instruction executed is taken from the location following this instruction.
If the condition is met:
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
3 & \(12(4,3,5)\) & 3.00
\end{tabular}

If the condition is not met:
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
7 & \(7(4,3)\) & 1.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Z80 CPU} User Manual

\section*{Example}

The Carry Flag is reset and it is required to repeat the jump instruction. The assembly language statement is JR NC, \$

The resulting object code and Program Counter after the jump are:
\begin{tabular}{cc} 
Location & Instruction \\
480 & \(30 \leftarrow \mathrm{PC}\) after jump \\
481 & 00
\end{tabular}

\section*{JR Z, e}

\section*{Operation}

If \(Z=0\), continue
If \(\mathrm{Z}=1, \mathrm{PC} \leftarrow \mathrm{PC}+\mathrm{e}\)

\section*{Op Code}

JR

\section*{Operands}

Z, e


\section*{Description}

This instruction provides for conditional branching to other segments of a program depending on the results of a test on the Zero Flag. If the flag = 1, the value of displacement \(e\) is added to the Program Counter (PC) and the next instruction is fetched from the location designated by the new contents of the PC. The jump is measured from the address of the instruction op code and contains a range of -126 to +129 bytes. The assembler automatically adjusts for the twice-incremented PC.
If the Zero Flag \(=0\), the next instruction executed is taken from the location following this instruction.

If this condition is met, the following data results:
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
3 & \(12(4,3,5)\) & 3.00
\end{tabular}

If this condition is not met, the following data results:
\begin{tabular}{ccc} 
M Cycles & T States & 4 MHz E.T. \\
2 & \(7(4,3)\) & 1.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Z80 CPU}

User Manual


\section*{Example}

The Zero Flag is set and it is required to jump forward five locations from address 300 . The following assembly language statement is used:

JR Z , \$ + 5
The resulting object code and final Program Counter value are:
\begin{tabular}{cc} 
Location & Instruction \\
300 & 28 \\
301 & 03 \\
302 & - \\
303 & - \\
304 & - \\
305 & \(\leftarrow\) PC after jump
\end{tabular}

\section*{JR NZ, e}

\section*{Operation}

If \(\mathrm{Z}=1\), continue
If \(\mathrm{Z}=0, \mathrm{PC} \leftarrow \mathrm{pc}+\mathrm{e}\)

\section*{Op Code}

JR

\section*{Operands}
\(N Z, e\)


\section*{Description}

This instruction provides for conditional branching to other segments of a program depending on the results of a test on the Zero Flag. If the flag \(=0\), the value of displacement \(e\) is added to the Program Counter (PC) and the next instruction is fetched from the location designated by the new contents of the PC. The jump is measured from the address of the instruction op code and contains a range of -126 to +129 bytes. The assembler automatically adjusts for the twice incremented PC.

If the Zero Flag = 1, the next instruction executed is taken from the location following this instruction.

If the condition is met:
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
3 & \(12(4,3,5)\) & 3.00
\end{tabular}

If the condition is not met:
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 M H z}\) E.T. \\
2 & \(7(4,3)\) & 1.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Z80 CPU}

User Manual

\section*{Example}

The Zero Flag is reset and it is required to jump back four locations from 480 . The assembly language statement is JR NZ, \$-4

The resulting object code and final Program Counter value is:
\begin{tabular}{cc} 
Location & Instruction \\
47 C & \(\leftarrow \mathrm{PC}\) after jump \\
47 D & - \\
47 E & - \\
47 F & - \\
480 & 20 \\
481 & FA (two's \\
& complement -6 )
\end{tabular}

\section*{JP (HL)}

\section*{Operation}
\(\mathrm{PC} \leftarrow \mathrm{HL}\)

\section*{Op Code}

JP
Operand
(HL)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 0 & 0 & 1 \\
\hline
\end{tabular}

\section*{Description}

The Program Counter (PC) is loaded with the contents of the HL register pair. The next instruction is fetched from the location designated by the new contents of the PC.
M Cycles
1
T States
4
4 MHz E.T.
1.00

\section*{Condition Bits Affected}

None.

\section*{Example}

If the Program Counter contains 1000 h and the HL register pair contains 4800 h , then upon the execution of a JP (HL) instruction, the Program Counter contains 4800 h .

JP (IX)

\section*{Operation}
\(\mathrm{pc} \leftarrow \mathrm{IX}\)

\section*{Op Code}

JP
Operand
(IX)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 \\
\hline \hline 1 & 1 & 1 & 0 & 1 & 0 & 0 & 1 \\
\hline & E9 \\
\hline
\end{tabular}

\section*{Description}

The Program Counter (PC) is loaded with the contents of the IX register pair. The next instruction is fetched from the location designated by the new contents of the PC.
\begin{tabular}{ccc} 
M Cycles & T States & 4 MHz E.T. \\
2 & \(8(4,4)\) & 2.00
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If the Program Counter contains 1000 h and the IX register pair contains 4800 h , then upon the execution of a JP (IX) instruction, the Program Counter contains 4800 h .

\section*{JP (IY)}

\section*{Operation}
\(\mathrm{PC} \leftarrow \mathrm{IY}\)

\section*{Op Code}

JP

\section*{Operand}
(IY)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 \\
\hline 1 & 1 & 1 & 0 & 1 & 0 & 0 & 1 \\
\hline
\end{tabular}

\section*{Description}

The Program Counter (PC) is loaded with the contents of the IY register pair. The next instruction is fetched from the location designated by the new contents of the PC.
\begin{tabular}{ccc} 
M Cycles & T States & 4 MHz E.T. \\
2 & \(8(4,4)\) & 2.00
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If the Program Counter contains 1000 h and the IY register pair contains 4800 h , then upon the execution of a JP (IY) instruction, the Program Counter contains 4800 h .

\section*{Z80 CPU}

User Manual
zilog

\section*{DJNZ, e}

\section*{Operation}
\(\mathrm{B} \leftarrow \mathrm{B}-1\)
If \(\mathrm{B}=0\), continue
If \(\mathrm{B} \neq 0, \mathrm{PC} \leftarrow \mathrm{PC}+\mathrm{e}\)

\section*{Op Code}

DJNZ

\section*{Operand}
\(e\)


\section*{Description}

This instruction is similar to the conditional jump instructions except that a register value is used to determine branching. Register \(B\) is decremented, and if a nonzero value remains, the value of displacement \(e\) is added to the Program Counter (PC). The next instruction is fetched from the location designated by the new contents of the PC. The jump is measured from the address of the instruction op code and contains a range of -126 to +129 bytes. The assembler automatically adjusts for the twice incremented PC.
If the result of decrementing leaves \(B\) with a zero value, the next instruction executed is taken from the location following this instruction.
if \(B \neq 0\) :
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
3 & \(13(5,3,5)\) & 3.25
\end{tabular}

If \(B=0\) :
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
2 & \(8(5,3)\) & 2.00
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

A typical software routine is used to demonstrate the use of the DJNZ instruction. This routine moves a line from an input buffer (INBUF) to an output buffer (OUTBUF). It moves the bytes until it finds a CR, or until it has moved 80 bytes, whichever occurs first.
\begin{tabular}{|c|c|c|c|}
\hline & LD & 8, 80 & ; Set up counter \\
\hline & LD & HL, Inbuf & ; Set up pointers \\
\hline & LD & DE, Outbuf & \\
\hline \multirow[t]{9}{*}{LOOP:} & LID & A, (HL) & ; Get next byte from ;input buffer \\
\hline & LD & (DE), A & ; Store in output buffer \\
\hline & CP & ODH & ;Is it a CR? \\
\hline & JR & Z, DONE & ;Yes finished \\
\hline & INC & HL & ;Increment pointers \\
\hline & INC & DE & \\
\hline & DJNZ LOOP & & ;Loop back if 80 \\
\hline & & & ; bytes have not \\
\hline & & & ; been moved \\
\hline
\end{tabular}

DONE :

\section*{Z80 CPU}

User Manual

\section*{Call and Return Group}

The following call and return group instructions are each described in this section. Simply click to jump to an instruction's description to learn more.

CALL nn - see page 281
CALL cc, nn - see page 283
RET - see page 285
RET cc - see page 286
RETI - see page 288
RETN - see page 290
RST p - see page 292

\section*{CALL nn}

\section*{Operation}
\((\mathrm{SP}-1) \leftarrow \mathrm{PCH},(\mathrm{SP}-2) \leftarrow \mathrm{PCL}, \mathrm{PC} \leftarrow \mathrm{nn}\)

\section*{Op Code}

CALL

\section*{Operand}

\section*{\(n n\)}


The first of the two \(n\) operands in the assembled object code above is the least-significant byte of a 2-byte memory address.

\section*{Description}

The current contents of the Program Counter (PC) are pushed onto the top of the external memory stack. The operands \(n n\) are then loaded to the PC to point to the address in memory at which the first op code of a subroutine is to be fetched. At the end of the subroutine, a RETurn instruction can be used to return to the original program flow by popping the top of the stack back to the PC. The push is accomplished by first decrementing the current contents of the Stack Pointer (register pair SP), loading the high-order byte of the PC contents to the memory address now pointed to by the SP; then decrementing SP again, and loading the low-order byte of the PC contents to the top of stack.

Because this process is a 3-byte instruction, the Program Counter was incremented by three before the push is executed.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z ~ E . T . ~}\) \\
5 & \(17(4,3,4,3,3)\) & 4.25
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Z80 CPU}

User Manual

\section*{Example}

The Program Counter contains 1A47h, the Stack Pointer contains 3002 h , and memory locations contain the following data.
\begin{tabular}{cc} 
Location & Contents \\
1A47h & CDh \\
IA48h & \(35 h\) \\
1A49h & \(21 h\)
\end{tabular}

If an instruction fetch sequence begins, the 3-byte instruction CD 3521 h is fetched to the CPU for execution. The mnemonic equivalent of this instruction is CALL 2135h. Upon the execution of this instruction, memory address 3001 h contains 1Ah, address 3000 h contains 4Ah, the Stack Pointer contains 3000 h, and the Program Counter contains 2135 h , thereby pointing to the address of the first op code of the next subroutine to be executed.

\section*{CALL cc, nn}

\section*{Operation}

IF cc true: \((\mathrm{sp}-1) \leftarrow \mathrm{PCH}\)
\((\mathrm{sp}-2) \leftarrow \mathrm{PCL}, \mathrm{pc} \leftarrow \mathrm{nn}\)

\section*{Op Code}

CALL

\section*{Operands}
\(c c, n n\)


The first of the two \(n\) operands in the assembled object code above is the least-significant byte of the 2-byte memory address.

\section*{Description}

If condition \(c c\) is true, this instruction pushes the current contents of the Program Counter (PC) onto the top of the external memory stack, then loads the operands \(n n\) to PC to point to the address in memory at which the first op code of a subroutine is to be fetched. At the end of the subroutine, a RETurn instruction can be used to return to the original program flow by popping the top of the stack back to PC. If condition \(c c\) is false, the Program Counter is incremented as usual, and the program continues with the next sequential instruction. The stack push is accomplished by first decrementing the current contents of the Stack Pointer (SP), loading the high-order byte of the PC contents to the memory address now pointed to by SP; then decrementing SP again, and loading the low-order byte of the PC contents to the top of the stack.
Because this process is a 3-byte instruction, the Program Counter was incremented by three before the push is executed.

Condition \(c c\) is programmed as one of eight statuses that corresponds to condition bits in the Flag Register (Register F). These eight statuses are defined in the following table, which also specifies the corresponding cc bit fields in the assembled object code.
\begin{tabular}{ccc} 
cc & Condition & Relevant \\
000 & Flag \\
001 & Zero (Z) & Z \\
010 & Non Carry (NC) & Z \\
011 & Carry (C) & Z \\
100 & Parity Odd (PO) & P/V \\
101 & Parity Even (PE) & P/V \\
110 & Sign Positive (P) & S \\
111 & Sign Negative (M) & S
\end{tabular}

If \(c c\) is true:

M Cycles
5

T States
17 (4, 3, 4, 3, 3)

4 MHz E.T.
4.25

If \(c c\) is false:

M Cycles
3

T States
\(10(4,3,3)\)

4 MHz E.T.
2.50

\section*{Condition Bits Affected}

None.

\section*{Example}

The C Flag in the F Register is reset, the Program Counter contains 1A47h, the Stack Pointer contains 3002 h , and memory locations contain the following data.
\begin{tabular}{cc} 
Location & Contents \\
1A47h & D4h \\
1448h & 35 h \\
1A49h & 21 h
\end{tabular}

If an instruction fetch sequence begins, the 3-byte instruction D43521h is fetched to the CPU for execution. The mnemonic equivalent of this instruction is CALL NC, 2135 h . Upon the execution of this instruction, memory address 3001 h contains 1Ah, address 3000 h contains 4Ah, the Stack Pointer contains 3000 h , and the Program Counter contains 2135 h , thereby pointing to the address of the first op code of the next subroutine to be executed.

\section*{Operation}
\(\mathrm{pCL} \leftarrow(\mathrm{sp}), \mathrm{pCH} \leftarrow(\mathrm{sp}+1)\)

\section*{Op Code}

RET
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 0 & 1 & 0 & 0 & 1 \\
C9 \\
\hline
\end{tabular}

\section*{Operands}

None.

\section*{Description}

The byte at the memory location specified by the contents of the Stack Pointer (SP) Register pair is moved to the low-order eight bits of the Program Counter (PC). The SP is now incremented and the byte at the memory location specified by the new contents of this instruction is fetched from the memory location specified by the PC. This instruction is normally used to return to the main line program at the completion of a routine entered by a CALL instruction.
\begin{tabular}{ccc}
\(M\) Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
3 & \(10(4,3,3)\) & 2.50
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

The Program Counter contains 3535 h, the Stack Pointer contains 2000 h , memory location 2000 h contains B 5 h , and memory location 2001 h contains 18 h . Upon the execution of a RET instruction, the Stack Pointer contains 2002 h and the Program Counter contains 18B5h, thereby pointing to the address of the next program op code to be fetched.

\section*{Z80 CPU}

User Manual

\section*{RET cc}

\section*{Operation}

If cc true: \(\mathrm{PCL} \leftarrow(\mathrm{sp}), \mathrm{pCH} \leftarrow(\mathrm{sp}+1)\)

\section*{Op Code}

RET

\section*{Operand}
cc


\section*{Description}

If condition \(c c\) is true, the byte at the memory location specified by the contents of the Stack Pointer (SP) Register pair is moved to the low-order eight bits of the Program Counter (PC). The SP is incremented and the byte at the memory location specified by the new contents of the SP are moved to the high-order eight bits of the PC. The SP is incremented again. The next op code following this instruction is fetched from the memory location specified by the PC. This instruction is normally used to return to the main line program at the completion of a routine entered by a CALL instruction. If condition \(c c\) is false, the PC is simply incremented as usual, and the program continues with the next sequential instruction. Condition \(c c\) is programmed as one of eight status that correspond to condition bits in the Flag Register (Register F). These eight status are defined in the following table, which also specifies the corresponding cc bit fields in the assembled object code.
\begin{tabular}{ccc} 
cc & Condition & \begin{tabular}{c} 
Relevant \\
Flag
\end{tabular} \\
000 & Non-Zero (NZ) & Z \\
001 & Zero (Z) & Z \\
010 & Non Carry (NC) & C \\
011 & Carry (C) & C \\
100 & Parity Odd (PO) & P/V \\
101 & Parity Even (PE) & P/V \\
110 & Sign Positive (P) & S \\
111 & Sign Negative (M) & S
\end{tabular}

If \(c c\) is true, then the following data is returned:
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
3 & \(11(5,3,3)\) & 2.75
\end{tabular}

If \(c c\) is false, then the following data is returned:
M Cycles \(\quad T\) States \(\quad 4 \mathrm{MHz}\) E.T.

\section*{Condition Bits Affected}

None.

\section*{Example}

The S flag in the F Register is set, the Program Counter contains 3535h, the Stack Pointer contains 2000 h , memory location 2000 h contains B5h, and memory location 2001 h contains 18 h . Upon the execution of a RET M instruction, the Stack Pointer contains 2002 h and the Program Counter contains 18B5h, thereby pointing to the address of the next program op code to be fetched.

\section*{RETI}

\section*{Operation}

Return from Interrupt

\section*{Op Code}

RETI
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
ED \\
\hline \hline 0 & 1 & 0 & 0 & 1 & 1 & 0 & 1 \\
\hline
\end{tabular}

\section*{Operands}

None.

\section*{Description}

This instruction is used at the end of a maskable interrupt service routine to:
- Restore the contents of the Program Counter (analogous to the RET instruction)
- Signal an I/O device that the interrupt routine is completed. The RETI instruction also facilitates the nesting of interrupts, allowing higher priority devices to temporarily suspend service of lower priority service routines. However, this instruction does not enable interrupts that were disabled when the interrupt routine was entered. Before doing the RETI instruction, the enable interrupt instruction (EI) should be executed to allow recognition of interrupts after completion of the current service routine.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
4 & \(14(4,4,3,3)\) & 3.50
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

Assume that there are two interrupting devices, A and B , connected in a daisy-chain configuration, with A having a higher priority than B .

289

\(B\) generates an interrupt and is acknowledged. The interrupt enable out, IEO, of B goes Low, blocking any lower priority devices from interrupting while B is being serviced. Then A generates an interrupt, suspending service of B. The IEO of A goes Low, indicating that a higher priority device is being serviced. The A routine is completed and a RETI is issued resetting the IEO of A, allowing the B routine to continue. A second RETI is issued on completion of the B routine and the IE0 of B is reset (High), allowing lower-priority devices interrupt access.

\section*{Operation}

Return from nonmaskable interrupt

\section*{Op Code}

RETN
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
ED \\
\hline 0 & 1 & 0 & 0 & 0 & 1 & 0 & 1 \\
4
\end{tabular} 45

\section*{Operands}

None.

\section*{Description}

This instruction is used at the end of a nonmaskable interrupts service routine to restore the contents of the Program Counter (analogous to the RET instruction). The state of IFF2 is copied back to IFF1 so that maskable interrupts are enabled immediately following the RETN if they were enabled before the nonmaskable interrupt.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
4 & \(14(4,4,3,3)\) & 3.50
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If the Stack Pointer contains 1000 h and the Program Counter contains 1A45h when a Nonmaskable Interrupt (NMI) signal is received, the CPU ignores the next instruction and instead restarts, returning to memory address 0066 h . The current Program Counter contains 1A45h, which is pushed onto the external stack address of 0FFFh and 0FFEh, highorder byte first, and 0066 h is loaded onto the Program Counter. That address begins an interrupt service routine that ends with a RETN instruction.
Upon the execution of a RETN instruction, the contents of the former Program Counter are popped off the external memory stack, low-order first, resulting in the Stack Pointer again containing 1000 h . The program flow continues where it left off with an op code fetch to address 1A45h, order-byte first, and 0066 h is loaded onto the Program Counter.

That address begins an interrupt service routine that ends with a RETN instruction. Upon the execution of a RETN instruction, the contents of the former Program Counter are popped off the external memory stack, low-order first, resulting in stack pointer contents of 1000 h . The program flow continues where it left off with an op code fetch to address 1 A45h.

\section*{Z80 CPU}

User Manual

RST p

\section*{Operation}
\((\mathrm{SP}-1) \leftarrow \mathrm{PCH},(\mathrm{SP}-2) \leftarrow \mathrm{PCL}, \mathrm{PCH} \leftarrow 0, \mathrm{PCL} \leftarrow \mathrm{P}\)

\section*{Op Code}

RST

\section*{Operand}

\section*{\(p\)}


\section*{Description}

The current Program Counter (PC) contents are pushed onto the external memory stack, and the Page 0 memory location assigned by operand \(p\) is loaded to the PC. Program execution then begins with the op code in the address now pointed to by PC. The push is performed by first decrementing the contents of the Stack Pointer (SP), loading the high-order byte of PC to the memory address now pointed to by SP, decrementing SP again, and loading the low-order byte of PC to the address now pointed to by SP. The Restart instruction allows for a jump to one of eight addresses indicated in the following table. The operand \(p\) is assembled to the object code using the corresponding T state.

Because all addresses are stored in Page 0 of memory, the high-order byte of PC is loaded with 00 h . The number selected from the \(p\) column of the table is loaded to the low-order byte of PC.
\begin{tabular}{cc}
\(\mathbf{p}\) & \(\mathbf{t}\) \\
00 h & 000 \\
08 h & 001 \\
10 h & 010 \\
18 h & 011 \\
20 h & 100 \\
28 h & 101 \\
30 h & 110 \\
38 h & 111
\end{tabular}
z80 CPU
User Manual
\(z i l O g\)
\(\substack{\text { Emboddsidin } \\ \text { An IIXYSCompany }}\)\(|\)
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
3 & \(11(5,3,3)\) & 2.75
\end{tabular}

\section*{Example}

If the Program Counter contains 15B3h, then upon the execution of an RST 18h (object code 1101111) instruction, the PC contains 0018 h as the address of the next fetched op code.

\section*{Z80 CPU}

User Manual

\section*{Input and Output Group}

The following input and output group instructions are each described in this section. Simply click to jump to an instruction's description to learn more.

IN A, (n) - see page 295
IN r (C) - see page 296
INI - see page 298
INIR - see page 300
IND - see page 302
INDR - see page 304
OUT (n), A - see page 306
OUT (C), r - see page 307
OUTI - see page 309
OTIR - see page 311
OUTD - see page 313
OTDR - see page 315

\section*{IN A, (n)}

\section*{Operation}
\(\mathrm{A} \leftarrow(\mathrm{n})\)

\section*{Op Code}

IN

\section*{Operands}

A, (n)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 1 & 0 & 1 & 1 \\
\hline \hline & & & -n & & & & \\
\hline & & & & & & & \\
\hline
\end{tabular}

\section*{Description}

The operand \(n\) is placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. The contents of the Accumulator also appear on the top half (A8 through A15) of the address bus at this time. Then one byte from the selected port is placed on the data bus and written to the Accumulator (Register A) in the CPU.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z ~ L T . ~}\) \\
3 & \(11(4,3,4)\) & 2.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

The Accumulator contains 23 h , and byte 7 Bh is available at the peripheral device mapped to I/O port address 01h. Upon the execution of an IN A, (01h) instruction, the Accumulator contains 7Bh.

\section*{Z80 CPU}

User Manual

IN r (C)

\section*{Operation}
\(\mathrm{r} \leftarrow(\mathrm{C})\)

\section*{Op Code}

IN

\section*{Operands}
\(r,(C)\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline \hline 0 & 1 & \(\leftarrow\) & r & \(\longrightarrow\) & 0 & 0 & 0 \\
\hline
\end{tabular}

\section*{Description}

The contents of Register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. The contents of Register B are placed on the top half (A8 through A15) of the address bus at this time. Then one byte from the selected port is placed on the data bus and written to register \(r\) in the CPU. Register \(r\) identifies any of the CPU registers shown in the following table, which also indicates the corresponding 3-bit \(r\) field for each. The flags are affected, checking the input data.
\begin{tabular}{ccc} 
Register & r & \\
Flag & 110 & Undefined op code; set the flag \\
B & 000 & \\
C & 001 & \\
D & 010 & \\
E & 011 & \\
H & 100 & \\
L & 101 & \\
A & 111 & \\
& & \\
M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
3 & \(12(4,4,4)\) & 3.00
\end{tabular}

\section*{Condition Bits Affected}

S is set if input data is negative; otherwise, it is reset.
Z is set if input data is 0 ; otherwise, it is reset.
H is reset.
\(\mathrm{P} / \mathrm{V}\) is set if parity is even; otherwise, it is reset.
N is reset.
C is not affected.

\section*{Example}

Register C contains 07 h , Register B contains 10 h , and byte 7 Bh is available at the peripheral device mapped to I/O port address 07 h . Upon the execution of an IN \(D,(C)\) command, the D Register contains 7Bh.

\section*{Z80 CPU}

User Manual

INI

\section*{Operation}
\((\mathrm{HL}) \leftarrow(\mathrm{C}), \mathrm{B} \leftarrow \mathrm{B}-1, \mathrm{HL} \leftarrow \mathrm{HL}+1\)

\section*{Op Code}

INI
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline \hline 1 & 0 & 1 & 0 & 0 & 0 & 1 & 0 \\
\hline
\end{tabular} A2

\section*{Operands}

None.

\section*{Description}

The contents of Register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B can be used as a byte counter, and its contents are placed on the top half (A8 through A15) of the address bus at this time. Then one byte from the selected port is placed on the data bus and written to the CPU. The contents of the HL register pair are then placed on the address bus and the input byte is written to the corresponding location of memory. Finally, the byte counter is decremented and register pair HL is incremented.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
4 & \(16(4,5,3,4)\) & 4.00
\end{tabular}

\section*{Condition Bits Affected}

S is unknown.
Z is set if \(\mathrm{B}-1=0\); otherwise it is reset.
H is unknown.
\(\mathrm{P} / \mathrm{V}\) is unknown.
N is set.
C is not affected.

299

\section*{Example}

Register C contains 07 h , Register B contains 10 h , the HL register pair contains 1000 h , and byte 7 Bh is available at the peripheral device mapped to I/O port address 07 h . Upon the execution of an INI instruction, memory location 1000 h contains 7 Bh , the HL register pair contains 1001h, and Register B contains 0Fh.

\section*{Z80 CPU}

User Manual
zilog
An-IIXYS Company

\section*{INIR}

\section*{Operation}
\((\mathrm{HL}) \leftarrow(\mathrm{C}), \mathrm{B} \leftarrow \mathrm{B}-1, \mathrm{HL} \leftarrow \mathrm{HL}+1\)

\section*{Op Code}

INIR
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
ED \\
\hline \hline 1 & 0 & 1 & 1 & 0 & 0 & 1 & 0 \\
B2 \\
\hline
\end{tabular}

\section*{Operands}

None.

\section*{Description}

The contents of Register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B is used as a byte counter, and its contents are placed on the top half (A8 through A15) of the address bus at this time. Then one byte from the selected port is placed on the data bus and written to the CPU. The contents of the HL register pair are placed on the address bus and the input byte is written to the corresponding location of memory. Then register pair HL is incremented, the byte counter is decremented. If decrementing causes B to go to 0 , the instruction is terminated. If \(B\) is not 0 , the Program Counter is decremented by two and the instruction repeated. Interrupts are recognized and two refresh cycles execute after each data transfer.

Note: If B is set to 0 prior to instruction execution, 256 bytes of data are input.

If \(B \neq 0\) :
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
5 & \(21(4,5,3,4,5)\) & 5.25
\end{tabular}

If \(B=0\) :
\begin{tabular}{cccc} 
M Cycles & T States & \(\mathbf{4}\) & MHz E.T. \\
4 & \(16(4,5,3,4)\) & 4.00 &
\end{tabular}

\section*{Condition Bits Affected}

S is unknown.
Z is set.
H is unknown.
\(\mathrm{P} / \mathrm{V}\) is unknown.
N is set.
C is not affected.

\section*{Example}

Register C contains 07 h , Register B contains 03 h , the HL register pair contains 1000 h , and the following sequence of bytes is available at the peripheral device mapped to I/O port of address 07 h .

51h
A9h
03h

Upon the execution of an INIR instruction, the HL register pair contains 1003h, Register B contains a 0 , and the memory locations contain the following data:
\begin{tabular}{ll}
\(1000 h\) & \(51 h\) \\
1001 h & A9h \\
1002 h & 03 h
\end{tabular}

\section*{Z80 CPU}

User Manual

IND

\section*{Operation}
\((\mathrm{HL}) \leftarrow(\mathrm{C}), \mathrm{B} \leftarrow \mathrm{B}-1, \mathrm{HL} \leftarrow \mathrm{HL}-1\)

\section*{Op Code}

IND
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
ED \\
\hline \hline 1 & 0 & 1 & 0 & 1 & 0 & 1 & 0 \\
AA \\
\hline
\end{tabular}

\section*{Operands}

None.

\section*{Description}

The contents of Register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B can be used as a byte counter, and its contents are placed on the top half (A8 through A15) of the address bus at this time. Then one byte from the selected port is placed on the data bus and written to the CPU. The contents of the HL register pair are placed on the address bus and the input byte is written to the corresponding location of memory. Finally, the byte counter and register pair HL are decremented.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 M H z}\) E.T. \\
4 & \(16(4,5,3,4)\) & 4.00
\end{tabular}

\section*{Condition Bits Affected}

S is unknown.
Z is set if \(\mathrm{B}-1=0\); otherwise, it is reset.
H is unknown.
\(\mathrm{P} / \mathrm{V}\) is unknown.
N is set.
C is not affected. 303

\section*{Example}

Register C contains 07 h , Register B contains 10 h , the HL register pair contains 1000 h , and byte 7 Bh is available at the peripheral device mapped to I/O port address 07 h . Upon the execution of an IND instruction, memory location 1000 h contains 7 Bh , the HL register pair contains 0 FFFh, and Register B contains 0 Fh.

\section*{Z80 CPU}

User Manual

INDR

\section*{Operation}
\((\mathrm{HL}) \leftarrow(\mathrm{C}), \mathrm{B} \leftarrow 131, \mathrm{HL} \leftarrow \mathrm{HL} 1\)

\section*{Op Code}

INDR
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
ED \\
\hline 1 & 0 & 1 & 1 & 1 & 0 & 1 & 0 \\
BA \\
\hline
\end{tabular}

\section*{Operands}

None.

\section*{Description}

The contents of Register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B is used as a byte counter, and its contents are placed on the top half (A8 through A15) of the address bus at this time. Then one byte from the selected port is placed on the data bus and written to the CPU. The contents of the HL register pair are placed on the address bus and the input byte is written to the corresponding location of memory. Then HL and the byte counter are decremented. If decrementing causes \(B\) to go to 0 , the instruction is terminated. If \(B\) is not 0 , the Program Counter is decremented by two and the instruction repeated. Interrupts are recognized and two refresh cycles are executed after each data transfer.
When \(B\) is set to 0 prior to instruction execution, 256 bytes of data are input.
If \(B \neq 0\) :
\begin{tabular}{cccc} 
M Cycles & T States & \(\mathbf{4}\) & MHz E.T. \\
5 & \(21(4,5,3,4,5)\) & 5.25 & \\
If B = 0: & & & \\
M Cycles & T States & 4 MHz E.T. & \\
4 & \(16(4,5,3,4)\) & 4.00 &
\end{tabular}

\section*{Condition Bits Affected}

S is unknown.
Z is set.
H is unknown.
\(\mathrm{P} / \mathrm{V}\) is unknown.
N is set.
C is not affected.

\section*{Example}

Register C contains 07h, Register B contains 03 h , the HL register pair contains 1000 h and the following sequence of bytes is available at the peripheral device mapped to I/O port address 07h:

51h
A9h
03h

Upon the execution of an INDR instruction, the HL register pair contains OFFDh, Register B contains a 0 , and the memory locations contain the following data:
\begin{tabular}{cc} 
OFFEh & 03 h \\
OFFFh & A9h \\
1000 h & 51 h
\end{tabular}

\section*{Z80 CPU}

User Manual

\section*{OUT (n), A}

\section*{Operation}
(n) \(\leftarrow \mathrm{A}\)

\section*{Op Code}

OUT

\section*{Operands}
(n), A
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 0 & 1 & 0 & 0 & 1 & 1 \\
\hline \hline & & & & n & & & \\
\hline
\end{tabular}

\section*{Description}

The operand \(n\) is placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. The contents of the Accumulator (Register A) also appear on the top half (A8 through A15) of the address bus at this time. Then the byte contained in the Accumulator is placed on the data bus and written to the selected peripheral device.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
3 & \(11(4,3,4)\) & 2.75
\end{tabular}

\section*{Condition Bits Affected}

None.

\section*{Example}

If the Accumulator contains 23 h , then upon the execution of an OUT ( 01 h ) instruction, byte 23 h is written to the peripheral device mapped to I/O port address 01 h .

\section*{OUT (C), r}

\section*{Operation}
(C) \(\leftarrow \mathrm{r}\)

\section*{Op Code}

OUT

\section*{Operands}
(C), \(r\)
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline \hline 0 & 1 & \(\longleftarrow\) & r & \(\longrightarrow\) & 0 & 0 & 1 \\
\hline
\end{tabular}

\section*{Description}

The contents of Register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. The contents of Register B are placed on the top half (A8 through A15) of the address bus at this time. Then the byte contained in register \(r\) is placed on the data bus and written to the selected peripheral device. Register \(r\) identifies any of the CPU registers shown in the following table, which also shows the corresponding three-bit \(r\) field for each that appears in the assembled object code.
\begin{tabular}{cc} 
Register & \(\mathbf{r}\) \\
B & 000 \\
C & 001 \\
D & 010 \\
E & 011 \\
H & 100 \\
L & 101 \\
A & 111
\end{tabular}
M Cycles \(\quad T\) States \(\quad 4 \mathrm{MHz}\) E.T.

3
\(12(4,4,4)\)
3.00

\section*{Z80 CPU}

User Manual

Condition Bits Affected
None.

\section*{Example}

If Register C contains 01 h and the D Register contains 5 Ah , then upon the execution of an OUT (C), \(D\) instruction, byte 5 Ah is written to the peripheral device mapped to I/O port address 01 h .

\section*{OUTI}

\section*{Operation}
\((\mathrm{C}) \leftarrow(\mathrm{HL}), \mathrm{B} \leftarrow \mathrm{B}-1, \mathrm{HL} \leftarrow \mathrm{HL}+1\)

\section*{Op Code}

OUTI
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
ED \\
\hline \hline 1 & 0 & 1 & 0 & 0 & 0 & 1 & 1 \\
\hline
\end{tabular}

\section*{Operands}

None.

\section*{Description}

The contents of the HL register pair are placed on the address bus to select a location in memory. The byte contained in this memory location is temporarily stored in the CPU. Then, after the byte counter (B) is decremented, the contents of Register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B can be used as a byte counter, and its decremented value is placed on the top half (A8 through A15) of the address bus. The byte to be output is placed on the data bus and written to a selected peripheral device. Finally, the register pair HL is incremented.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
4 & \(16(4,5,3,4)\) & 4.00
\end{tabular}

\section*{Condition Bits Affected}

S is unknown.
Z is set if \(\mathrm{B}-1=0\); otherwise, it is reset.
H is unknown.
\(\mathrm{P} / \mathrm{V}\) is unknown.
N is set.
C is not affected.

\section*{Z80 CPU}

User Manual

Example
If Register C contains 07 h , Register B contains 10h, the HL register pair contains 100014 and memory address 1000 h contains 5914, then upon the execution of an OUTI instruction, Register B contains 0 Fh , the HL register pair contains 1001 h , and byte 59 h is written to the peripheral device mapped to I/O port address 07 h .

\section*{OTIR}

\section*{Operation}
\((\mathrm{C}) \leftarrow(\mathrm{HL}), \mathrm{B} \leftarrow \mathrm{B}-1, \mathrm{HL} \leftarrow \mathrm{HL}+1\)

\section*{Op Code}

OTIR
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
ED \\
\hline \hline 1 & 0 & 1 & 1 & 0 & 0 & 1 & 1 \\
B3 \\
\hline
\end{tabular}

\section*{Operands}

None.

\section*{Description}

The contents of the HL register pair are placed on the address bus to select a location in memory. The byte contained in this memory location is temporarily stored in the CPU. Then, after the byte counter (B) is decremented, the contents of Register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B can be used as a byte counter, and its decremented value is placed on the top half (A8 through A15) of the address bus at this time. Next, the byte to be output is placed on the data bus and written to the selected peripheral device. Then register pair HL is incremented. If the decremented B Register is not 0 , the Program Counter (PC) is decremented by two and the instruction is repeated. If \(B\) has gone to 0 , the instruction is terminated. Interrupts are recognized and two refresh cycles are executed after each data transfer.

If \(B \neq 0\) :
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
5 & \(21(4,5,3,4,5)\) & 5.25
\end{tabular}

If \(\mathrm{B}=0\) :
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
4 & \(16(4,5,3,4)\) & 4.00
\end{tabular}

\section*{Condition Bits Affected}

S is unknown.
Z is set.
H is unknown.
\(\mathrm{P} / \mathrm{V}\) is unknown.
N is set.
C is not affected.

\section*{Example}

Register C contains 07 h , Register B contains 03 h , the HL register pair contains 1000 h , and memory locations contain the following data.
\begin{tabular}{ll} 
1000h & contains 51h \\
1001h & contains A9h \\
1002h & contains 03 h
\end{tabular}

Upon the execution of an OTIR instruction, the HL register pair contains 1003h, Register B contains a 0 , and a group of bytes is written to the peripheral device mapped to I/O port address 07 h in the following sequence:

51h
A9h
03h

\section*{OUTD}

\section*{Operation}
\((\mathrm{C}) \leftarrow(\mathrm{HL}), \mathrm{B} \leftarrow \mathrm{B}-1, \mathrm{HL} \leftarrow \mathrm{HL}-1\)

\section*{Op Code}

OUTD
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
ED \\
\hline \hline 1 & 0 & 1 & 0 & 1 & 0 & 1 & 1 \\
\hline
\end{tabular}

\section*{Operands}

None.

\section*{Description}

The contents of the HL register pair are placed on the address bus to select a location in memory. The byte contained in this memory location is temporarily stored in the CPU. Then, after the byte counter (B) is decremented, the contents of Register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B can be used as a byte counter, and its decremented value is placed on the top half (A8 through A15) of the address bus at this time. Next, the byte to be output is placed on the data bus and written to the selected peripheral device. Finally, the register pair HL is decremented.
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4} \mathbf{~ M H z}\) E.T. \\
4 & \(16(4,5,3.4)\) & 4.00
\end{tabular}

\section*{Condition Bits Affected}

S is unknown.
Z is set if \(\mathrm{B}-1=0\); otherwise, it is reset.
H is unknown.
\(\mathrm{P} / \mathrm{V}\) is unknown.
N is set.
C is not affected.

\section*{Example}

If Register C contains 07 h , Register B contains 10h, the HL register pair contains 1000 h , and memory location 1000 h contains 59 h , then upon the execution of an OUTD instruction, Register B contains 0 Fh , the HL register pair contains 0 FFFh, and byte 59 h is written to the peripheral device mapped to I/O port address 07 h .

\section*{OTDR}

\section*{Operation}
\((\mathrm{C}) \leftarrow(\mathrm{HL}), \mathrm{B} \leftarrow \mathrm{B}-1, \mathrm{HL} \leftarrow \mathrm{HL}-1\)

\section*{Op Code}

OTDR
\begin{tabular}{|l|l|l|l|l|l|l|l|}
\hline 1 & 1 & 1 & 0 & 1 & 1 & 0 & 1 \\
\hline \hline 1 & 0 & 1 & 1 & 1 & 0 & 1 & 1 \\
\hline & BB \\
\hline
\end{tabular}

\section*{Operands}

None.

\section*{Description}

The contents of the HL register pair are placed on the address bus to select a location in memory. The byte contained in this memory location is temporarily stored in the CPU. Then, after the byte counter (B) is decremented, the contents of Register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. Register B can be used as a byte counter, and its decremented value is placed on the top half (A8 through A15) of the address bus at this time. Next, the byte to be output is placed on the data bus and written to the selected peripheral device. Then, register pair HL is decremented and if the decremented B Register is not 0 , the Program Counter (PC) is decremented by two and the instruction is repeated. If \(B\) has gone to 0 , the instruction is terminated. Interrupts are recognized and two refresh cycles are executed after each data transfer.

\footnotetext{
Note: When B is set to 0 prior to instruction execution, the instruction outputs 256 bytes of data.
}

If \(B \neq 0\) :
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4}\) MHz E.T. \\
5 & \(21(4,5,3,4,5)\) & 5.25
\end{tabular}

\section*{Z80 CPU}

User Manual

If \(B=0\) :
\begin{tabular}{ccc} 
M Cycles & T States & \(\mathbf{4 ~ M H z ~ E . T . ~}\) \\
4 & \(16(4,5,3,4)\) & 4.00
\end{tabular}

\section*{Condition Bits Affected}

S is unknown.
Z is set.
H is unknown.
\(\mathrm{P} / \mathrm{V}\) is unknown.
N is set.
C is not affected.

\section*{Example}

Register C contains 07 h , Register B contains 03 h , the HL register pair contains 1000 h , and memory locations contain the following data.
\begin{tabular}{ll} 
OFFEh & 51 h \\
OFFFh & A9h \\
1000 h & 03 h
\end{tabular}

Upon the execution of an OTDR instruction, the HL register pair contain OFFDh, Register B contains a 0 , and a group of bytes is written to the peripheral device mapped to I/O port address 07 h in the following sequence:

03h
A9h
51h

\section*{Customer Support}

To share comments, get your technical questions answered, or report issues you may be experiencing with our products, please visit Zilog's Technical Support page at http://support.zilog.com.

To learn more about this product, find additional documentation, or to discover other facets about Zilog product offerings, please visit the Zilog Knowledge Base at http:// zilog.com/kb or consider participating in the Zilog Forum at http://zilog.com/forum.
This publication is subject to replacement by a later edition. To determine whether a later edition exists, please visit the Zilog website at http://www.zilog.com.

\section*{Z80 CPU}

User Manual
\(\geq 11090\)```

